A 18-bit 1-MS/s fully-differential SAR ADC with digital calibration achieving 96.1 dB SNDR

被引:0
|
作者
Zhang, Panpan [1 ,2 ]
Feng, Wenjiang [1 ]
Zhao, Peng [2 ]
Song, Yang [2 ]
机构
[1] Chongqing Univ, Sch Microelect & Commun Engn, Chongqing 400044, Peoples R China
[2] Shenzhen State Micro Elect Co Ltd, Shenzhen, Peoples R China
关键词
Fully-differential SAR ADC; Foreground digital self-calibration; DNL enhancement; comparator noise extraction and correction; Harmonic calibration; A comparator with ultra-low noise and offset; DAC;
D O I
10.1016/j.mejo.2024.106297
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a 18-bit 1 MS/s fully-differential Successive-Approximation-Register Analog-to-Digital Converter (SAR ADC) achieving an ENOB of 15.7-bit. To achieve higher performance, a differential DAC utilizing both split and monotonic switching timing is designed. For both dynamic and static performance improvement, five techniques are proposed. First, a foreground digital self-calibration method based on normalized-full-scale-referencing is described to eliminate the capacitor mismatch errors. L-segment capacitors are utilized to measure and calculate the bit weights of other capacitors. Second, a DNL enhancement technique is presented. The fractional capacitors are used to subtract an analog voltage from the DAC before the conversion is finished, which further improve the ADC performance. Third, an adaptive-tracking-extra-bit-trail together with comparator noise extraction and correction for further accuracy enhancement is proposed. Forth, a harmonic calibration technique, which can efficiently attenuate 2-order and 3-order harmonic is introduced. Fifth, a comparator with ultra-low noise and offset is designed to meet the 18-bit 1-MS/s ADC. The ADC is fabricated in a 0.18-mu m 5-V CMOS process. It measures a 96.1 dB SNDR and a 110.7 dB SFDR. The DNL and INL are within +0.32 LSB and +0.5 LSB, respectively. The overall power consumption of ADC core, drawn from the 5 V power supply, is 45 mW.
引用
收藏
页数:17
相关论文
共 50 条
  • [1] A 16-bit 1-MS/s Pseudo-Differential SAR ADC With Digital Calibration and DNL Enhancement Achieving 92 dB SNDR
    Zhang, Panpan
    Feng, Wenjiang
    Zhao, Peng
    Chen, Xiaoping
    Zhang, Zongjiang
    IEEE ACCESS, 2019, 7 : 119166 - 119180
  • [2] A 16-bit 1-MS/s SAR ADC With Asynchronous LSB Averaging Achieving 95.1-dB SNDR and 98.1-dB DR
    Zhao, Qiwei
    Huang, Qifeng
    Chen, Yanhang
    Fan, Yifei
    Huang, Siji
    Yuan, Jie
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2024, : 1 - 12
  • [3] 16-bit 1-MS/s SAR ADC with foreground digital-domain calibration
    Guan, Rui
    Xue, Jianfeng
    Yang, Chao
    Jin, Jing
    Zhou, Jianjun
    IET CIRCUITS DEVICES & SYSTEMS, 2018, 12 (04) : 505 - 513
  • [4] A 16-bit 1-MS/s SAR ADC With Capacitor Mismatch Self-Calibration
    Ding, Jie
    Liu, Fuming
    Deng, Kuan
    Zheng, Zihan
    Zheng, Jingnan
    Chen, Yongzhen
    Wu, Jiangfeng
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2025, 33 (01) : 10 - 20
  • [5] A 1 mW 71.5 dB SNDR 50 MS/s 13 bit Fully Differential Ring Amplifier Based SAR-Assisted Pipeline ADC
    Lim, Yong
    Flynn, Michael P.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (12) : 2901 - 2911
  • [6] Split ADC architecture for deterministic digital background calibration of a 16-bit 1-MS/s ADC
    McNeill, J
    Coln, MCW
    Larivee, BJ
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (12) : 2437 - 2445
  • [7] Comments on ""Split ADC" architecture for deterministic digital background calibration of a 16-bit 1-MS/s ADC"
    Li, Jipeng
    Moon, Un-Ku
    McNeill, John A.
    Coln, Michael
    Larivee, Brian
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (06) : 1481 - 1481
  • [8] A 67.2 dB SNDR 1.8-V 12-bit 2-MS/s SAR ADC without calibration
    Liu, Maliang
    Xie, Yi
    Zhu, Zhangming
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2016, 86 (01) : 151 - 158
  • [9] A 67.2 dB SNDR 1.8-V 12-bit 2-MS/s SAR ADC without calibration
    Maliang Liu
    Yi Xie
    Zhangming Zhu
    Analog Integrated Circuits and Signal Processing, 2016, 86 : 151 - 158
  • [10] A foreground calibration technique with multi-level dither for a 14-bit 1-MS/s SAR ADC
    Wang, Ni
    Liang, Yu
    Zhang, Wei
    Wu, Tingting
    Hao, Dongning
    MICROELECTRONICS JOURNAL, 2024, 152