共 46 条
- [1] A 1mW 71.5dB SNDR 50MS/s 13b Fully Differential Ring-Amplifier-Based SAR-Assisted Pipeline ADC 2015 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2015, 58 : 458 - +
- [2] A Calibration-free 2.3 mW 73.2 dB SNDR 15b 100 MS/s Four-Stage Fully Differential Ring Amplifier Based SAR-Assisted Pipeline ADC 2017 SYMPOSIUM ON VLSI CIRCUITS, 2017, : C98 - C99
- [3] A 200MS/s, 11 Bit SAR-assisted Pipeline ADC with Bias-enhanced Ring Amplifier 2017 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2017, : 96 - 99
- [6] A 2.28mW 100 MS/s 10-bit ping-pong configuration SAR-assisted pipeline ADC Analog Integrated Circuits and Signal Processing, 2024, 118 : 37 - 48
- [8] A 12-bit 200MS/s pipeline ADC with 91 mW power and 66 dB SNDR MICROELECTRONICS JOURNAL, 2017, 63 : 104 - 111
- [9] A 13 bit 100 MS/s SAR ADC With 74.57 dB SNDR in 14-nm CMOS FinFET 2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
- [10] A Complementary Dynamic Residue Amplifier for a 67 dB SNDR 1.36 mW 170 MS/s Pipe lined SAR ADC PROCEEDINGS OF THE 40TH EUROPEAN SOLID-STATE CIRCUIT CONFERENCE (ESSCIRC 2014), 2014, : 215 - +