A 1 mW 71.5 dB SNDR 50 MS/s 13 bit Fully Differential Ring Amplifier Based SAR-Assisted Pipeline ADC

被引:123
|
作者
Lim, Yong [1 ,2 ]
Flynn, Michael P. [1 ]
机构
[1] Univ Michigan, Ann Arbor, MI 48109 USA
[2] Samsung Elect, Yongin, South Korea
关键词
ADC; analog to digital converter; energy efficient ADC; fully differential ring amplifier; low power ADC; pipeline ADC; pipelined SAR ADC; SAR ADC; SAR-assisted pipeline ADC; switched capacitor;
D O I
10.1109/JSSC.2015.2463094
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a 13 bit 50 MS/s fully differential ring amplifier based SAR-assisted pipeline ADC, implemented in 65 nm CMOS. We introduce a new fully differential ring amplifier, which solves the problems of single-ended ring amplifiers while maintaining the benefits of high gain, fast slew based charging and an almost rail-to-rail output swing. We implement a switched-capacitor (SC) inter-stage residue amplifier that uses this new fully differential ring amplifier to give accurate amplification without calibration. In addition, a new floated detect-and-skip (FDAS) capacitive DAC (CDAC) switching method reduces the switching energy and improves linearity of first-stage CDAC. With these techniques, the prototype ADC achieves measured SNDR, SNR, and SFDR of 70.9 dB (11.5b), 71.3 dB and 84.6 dB, respectively, with a Nyquist frequency input. The prototype achieves 13 bit linearity without calibration and consumes 1 mW. This measured performance is equivalent to Walden and Schreier FoMs of 6.9 fJ/conversion.step and 174.9 dB, respectively.
引用
收藏
页码:2901 / 2911
页数:11
相关论文
共 46 条
  • [1] A 1mW 71.5dB SNDR 50MS/s 13b Fully Differential Ring-Amplifier-Based SAR-Assisted Pipeline ADC
    Lim, Yong
    Flynn, Michael P.
    2015 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2015, 58 : 458 - +
  • [2] A Calibration-free 2.3 mW 73.2 dB SNDR 15b 100 MS/s Four-Stage Fully Differential Ring Amplifier Based SAR-Assisted Pipeline ADC
    Lim, Yong
    Flynn, Michael P.
    2017 SYMPOSIUM ON VLSI CIRCUITS, 2017, : C98 - C99
  • [3] A 200MS/s, 11 Bit SAR-assisted Pipeline ADC with Bias-enhanced Ring Amplifier
    Chen, Yongzhen
    Wang, Jingjing
    Hu, Hang
    Ye, Fan
    Ren, Junyan
    2017 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2017, : 96 - 99
  • [4] A 1-GS/s 11-Bit SAR-Assisted Pipeline ADC With 59-dB SNDR in 65-nm CMOS
    Liu, Qing
    Shu, Wei
    Chang, Joseph S.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (09) : 1164 - 1168
  • [5] A 18-bit 1-MS/s fully-differential SAR ADC with digital calibration achieving 96.1 dB SNDR
    Zhang, Panpan
    Feng, Wenjiang
    Zhao, Peng
    Song, Yang
    MICROELECTRONICS JOURNAL, 2024, 151
  • [6] A 2.28mW 100 MS/s 10-bit ping-pong configuration SAR-assisted pipeline ADC
    A. Mosalmani
    M. Zahedi Qomi
    O. Shoaei
    Analog Integrated Circuits and Signal Processing, 2024, 118 : 37 - 48
  • [7] A 2.28mW 100 MS/s 10-bit ping-pong configuration SAR-assisted pipeline ADC
    Mosalmani, A.
    Qomi, M. Zahedi
    Shoaei, O.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2024, 118 (01) : 37 - 48
  • [8] A 12-bit 200MS/s pipeline ADC with 91 mW power and 66 dB SNDR
    Liu, Maliang
    Lian, Kaixiong
    Huang, Yingzhou
    Ma, Rui
    Zhu, Zhangming
    MICROELECTRONICS JOURNAL, 2017, 63 : 104 - 111
  • [9] A 13 bit 100 MS/s SAR ADC With 74.57 dB SNDR in 14-nm CMOS FinFET
    Zheng, Yan
    Ye, Fan
    Ren, Junyan
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [10] A Complementary Dynamic Residue Amplifier for a 67 dB SNDR 1.36 mW 170 MS/s Pipe lined SAR ADC
    Malki, Badr
    Verbruggen, Bob
    Wambacq, Piet
    Deguchi, Kazuaki
    Iriguchi, Masao
    Craninckx, Jan
    PROCEEDINGS OF THE 40TH EUROPEAN SOLID-STATE CIRCUIT CONFERENCE (ESSCIRC 2014), 2014, : 215 - +