DEVICE CHARACTERIZATION OF A HIGH-PERFORMANCE 0.25-MU-M CMOS TECHNOLOGY

被引:0
|
作者
WOERLEE, PH
JUFFERMANS, CAH
LIFKA, H
MANDERS, WH
POMP, HG
PAULZEN, GM
WALKER, AJ
WOLTJER, R
机构
[1] Philips Research Laboratories P.O. Box 80000
关键词
D O I
10.1016/0167-9317(92)90386-6
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The device design, fabrication and characterisation of NMOS and PMOS transistors of a 0.25 mum CMOS technology will be discussed. The devices were optimized for a reduced power supply voltage of 2.5 V. High quality devices with good control of short channel effects were obtained. Hot carrier degradation experiments showed that NMOS devices could operate at 2.5 V supply voltage. The delay per stage of a non-optimized 51-stage ringoscillators fabricated in the 0.25 mum process was 62 ps at 2.5 V supply voltage which is a 1.5 times improvement over the delay obtained in a 0.5 mum CMOS technology at 3.3V.
引用
收藏
页码:21 / 24
页数:4
相关论文
共 50 条
  • [31] Low-voltage 0.35 mu m CMOS/SOI technology for high-performance ASIC's
    Adan, AO
    Naka, T
    Kaneko, S
    Urabe, D
    Higashi, K
    Kagisawa, A
    PROCEEDINGS OF THE IEEE 1997 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1997, : 427 - 430
  • [32] A 0.8-MU-M CMOS TECHNOLOGY FOR HIGH-PERFORMANCE ASIC MEMORY AND CHANNELLESS GATE ARRAY
    LIOU, FT
    HAN, YP
    BRYANT, FR
    ZAMANIAN, M
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1989, 24 (02) : 380 - 387
  • [33] HIGH-DENSITY PLASMA CVD AND CMP FOR 0.25-MU-M INTERMETAL DIELECTRIC PROCESSING
    PYE, JT
    FRY, HW
    SCHAFFER, WJ
    SOLID STATE TECHNOLOGY, 1995, 38 (12) : 65 - &
  • [34] Designing in device reliability during the development of high-performance CMOS logic technology to 0.13μm
    Nayak, D
    Hao, MY
    Hijab, R
    1997 IEEE INTERNATIONAL INTEGRATED RELIABILITY WORKSHOP FINAL REPORT, 1997, : 42 - 44
  • [35] ULTRA HIGH TRANSCONDUCTANCE 0.25-MU-M GATE MESFET WITH STRAINED INGAAS BUFFER LAYER
    CAPPY, A
    DAMBRINE, G
    CORDIER, Y
    DRUELLE, Y
    LEGRY, P
    ELECTRONICS LETTERS, 1990, 26 (03) : 161 - 162
  • [36] GAP FILLING OF MULTILEVEL METAL INTERCONNECTS WITH 0.25-MU-M GEOMETRIES
    WIESNER, JR
    SOLID STATE TECHNOLOGY, 1993, 36 (10) : 63 - 64
  • [37] DETERMINING INTRINSIC NOISE PARAMETERS OF 0.25-MU-M GATE PSEUDOMORPHIC HEMT
    TAYLOR, RI
    BROOKBANKS, DM
    HOLDEN, AJ
    ELECTRONICS LETTERS, 1991, 27 (21) : 1923 - 1924
  • [38] A 0.25 mu m gate length CMOS technology for 1V low power applications - Device design and power/performance considerations
    Nandakumar, M
    Chatterjee, A
    Stacey, G
    Chen, IC
    1996 SYMPOSIUM ON VLSI TECHNOLOGY: DIGEST OF TECHNICAL PAPERS, 1996, : 68 - 69
  • [39] Novel titanium salicide technology for 0.25 mu m dual gate CMOS
    Kotaki, H
    Nakano, M
    Kakimoto, S
    Uda, K
    Sato, Y
    SHARP TECHNICAL JOURNAL, 1995, (63): : 38 - 43
  • [40] Modular SiGeBiCMOS device exploits 0.25-μm CMOS technology
    Bindra, A
    ELECTRONIC DESIGN, 2000, 48 (01) : 25 - 26