共 50 条
- [31] Low-voltage 0.35 mu m CMOS/SOI technology for high-performance ASIC's PROCEEDINGS OF THE IEEE 1997 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1997, : 427 - 430
- [34] Designing in device reliability during the development of high-performance CMOS logic technology to 0.13μm 1997 IEEE INTERNATIONAL INTEGRATED RELIABILITY WORKSHOP FINAL REPORT, 1997, : 42 - 44
- [38] A 0.25 mu m gate length CMOS technology for 1V low power applications - Device design and power/performance considerations 1996 SYMPOSIUM ON VLSI TECHNOLOGY: DIGEST OF TECHNICAL PAPERS, 1996, : 68 - 69
- [39] Novel titanium salicide technology for 0.25 mu m dual gate CMOS SHARP TECHNICAL JOURNAL, 1995, (63): : 38 - 43