DEVICE CHARACTERIZATION OF A HIGH-PERFORMANCE 0.25-MU-M CMOS TECHNOLOGY

被引:0
|
作者
WOERLEE, PH
JUFFERMANS, CAH
LIFKA, H
MANDERS, WH
POMP, HG
PAULZEN, GM
WALKER, AJ
WOLTJER, R
机构
[1] Philips Research Laboratories P.O. Box 80000
关键词
D O I
10.1016/0167-9317(92)90386-6
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The device design, fabrication and characterisation of NMOS and PMOS transistors of a 0.25 mum CMOS technology will be discussed. The devices were optimized for a reduced power supply voltage of 2.5 V. High quality devices with good control of short channel effects were obtained. Hot carrier degradation experiments showed that NMOS devices could operate at 2.5 V supply voltage. The delay per stage of a non-optimized 51-stage ringoscillators fabricated in the 0.25 mum process was 62 ps at 2.5 V supply voltage which is a 1.5 times improvement over the delay obtained in a 0.5 mum CMOS technology at 3.3V.
引用
收藏
页码:21 / 24
页数:4
相关论文
共 50 条
  • [41] 0.25-MU-M PERIODIC STRUCTURES FOR LIGHTWAVE TECHNOLOGY FABRICATED BY SPATIAL-FREQUENCY DOUBLING LITHOGRAPHY (SFDL)
    JEWELL, TE
    BENNEWITZ, JH
    POL, V
    CIRELLI, R
    OPTICAL/LASER MICROLITHOGRAPHY II, 1989, 1088 : 496 - 503
  • [42] High frequency performance of a fully depleted 0.25-mu m SOICMOS technology
    Rathman, DD
    Burns, JA
    Chen, CL
    Berger, R
    Soares, AM
    Mathews, RH
    1999 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST, VOLS 1-4, 1999, : 577 - 580
  • [43] 0.25 mu m CMOS gate array
    Sawada, H
    Ino, M
    Takeya, K
    Sakai, T
    NTT REVIEW, 1997, 9 (04): : 65 - 70
  • [44] Characterization of active pixel sensors in 0.25 μm CMOS technology
    Velthuis, JJ
    Allport, PP
    Casse, G
    Evans, A
    Turchetta, R
    Tyndel, A
    Villani, G
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2005, 52 (05) : 1887 - 1891
  • [45] Noise characterization of a 0.25 μm CMOS technology for the LHC experiments
    Anelli, G
    Faccio, F
    Florian, S
    Jarron, P
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 2001, 457 (1-2): : 361 - 368
  • [46] ADVANCED PROCESS DEVICE TECHNOLOGY FOR O.3-MU-M HIGH-PERFORMANCE BIPOLAR LSIS
    TAMAKI, Y
    SHIBA, T
    KURE, T
    OHYU, K
    NAKAMURA, T
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1992, 39 (06) : 1387 - 1391
  • [47] HIGH-PERFORMANCE 3.3- AND 5-V 0.5-MU-M CMOS TECHNOLOGY FOR ASICS
    KIZILYALLI, IC
    THOMA, MJ
    LYTLE, SA
    MARTIN, EP
    SINGH, R
    VITKAVAGE, SC
    BECHTOLD, PF
    KEARNEY, JW
    RAMBAUD, MM
    TWIFORD, MS
    COCHRAN, WT
    FENSTERMAKER, LR
    FREYMAN, R
    SUN, WS
    DUNCAN, A
    IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 1995, 8 (04) : 440 - 448
  • [48] The impact of device footprint scaling on high-performance CMOS logic technology
    Deng, Jie
    Kim, Keunwoo
    Chuang, Ching-Te
    Wong, H.-S. Philip
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (05) : 1148 - 1155
  • [49] STRONGLY INHIBITED RAYLEIGH-TAYLOR GROWTH WITH 0.25-MU-M LASERS
    EMERY, MH
    GARDNER, JH
    BODNER, SE
    PHYSICAL REVIEW LETTERS, 1986, 57 (06) : 703 - 706
  • [50] PROCESS INTEGRATION ISSUES FOR A 0.25-MU-M H-CHANNEL METAL-OXIDE-SEMICONDUCTOR TECHNOLOGY
    MELE, TC
    SCARPULLA, J
    NULMAN, J
    KRUSIUS, JP
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY A, 1986, 4 (03): : 832 - 837