DEVICE CHARACTERIZATION OF A HIGH-PERFORMANCE 0.25-MU-M CMOS TECHNOLOGY

被引:0
|
作者
WOERLEE, PH
JUFFERMANS, CAH
LIFKA, H
MANDERS, WH
POMP, HG
PAULZEN, GM
WALKER, AJ
WOLTJER, R
机构
[1] Philips Research Laboratories P.O. Box 80000
关键词
D O I
10.1016/0167-9317(92)90386-6
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The device design, fabrication and characterisation of NMOS and PMOS transistors of a 0.25 mum CMOS technology will be discussed. The devices were optimized for a reduced power supply voltage of 2.5 V. High quality devices with good control of short channel effects were obtained. Hot carrier degradation experiments showed that NMOS devices could operate at 2.5 V supply voltage. The delay per stage of a non-optimized 51-stage ringoscillators fabricated in the 0.25 mum process was 62 ps at 2.5 V supply voltage which is a 1.5 times improvement over the delay obtained in a 0.5 mum CMOS technology at 3.3V.
引用
收藏
页码:21 / 24
页数:4
相关论文
共 50 条
  • [21] SEMICON WEST 93 - GETTING TO 0.25-MU-M
    MCLEOD, J
    ELECTRONICS-US, 1993, 66 (14): : 4 - 4
  • [22] A 0.25-MU-M BICMOS TECHNOLOGY USING SOR X-RAY-LITHOGRAPHY
    KONAKA, S
    KYURAGI, H
    KOBAYASHI, T
    DEGUCHI, K
    YAMAMOTO, E
    OHKI, S
    YAMAMOTO, Y
    IEICE TRANSACTIONS ON ELECTRONICS, 1994, E77C (03) : 355 - 361
  • [23] 0.25-MU-M LITHOGRAPHY USING 248-NM STEP-AND-SCAN TECHNOLOGY
    ELDER, GB
    LITT, LC
    MALTABES, JG
    SOLID STATE TECHNOLOGY, 1995, 38 (06) : 51 - &
  • [24] SILICON ON QUARTZ REFLECTIVE MASKS FOR 0.25-MU-M MICROLITHOGRAPHY
    LEE, YH
    HSIEH, RL
    GRENVILLE, A
    VONBUNAU, R
    TSAI, CC
    MARKLE, DA
    OWEN, G
    BROWNING, R
    PEASE, RFW
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 1991, 9 (06): : 3138 - 3142
  • [25] FABRICATION OF HIGH-PERFORMANCE 512KB SRAMS IN 0.25 MU-M CMOS TECHNOLOGY USING X-RAY-LITHOGRAPHY
    VISWANATHAN, R
    SEEGER, D
    BRIGHT, A
    BUCELOT, T
    POMERENE, A
    PETRILLO, K
    BLAUNER, P
    AGNELLO, P
    WARLAUMONT, J
    CONWAY, J
    PATEL, D
    MICROELECTRONIC ENGINEERING, 1994, 23 (1-4) : 247 - 252
  • [26] 0.18 mu m CMOS technology for high-performance, low-power, and RF applications
    Holloway, TC
    Dixit, GA
    Grider, DT
    Ashburn, SP
    Aggarwal, R
    Shih, A
    Zhang, X
    Misium, G
    Esquivel, AL
    Jain, M
    Madan, S
    Breedijk, T
    Singh, A
    Thakar, G
    Shinn, G
    Riemenschneider, B
    OBrien, S
    Frystak, D
    Kittl, J
    Amerasekera, A
    Aur, S
    Nicollian, P
    Aldrich, D
    Eklund, B
    Appel, A
    Bowles, C
    Parrill, T
    1997 SYMPOSIUM ON VLSI TECHNOLOGY: DIGEST OF TECHNICAL PAPERS, 1997, : 13 - 14
  • [27] A SCALED 0.25-MU-M BIPOLAR TECHNOLOGY USING FULL E-BEAM LITHOGRAPHY
    CRESSLER, JD
    WARNOCK, J
    COANE, PJ
    CHIONG, KN
    ROTHWELL, ME
    JENKINS, KA
    BURGHARTZ, JN
    PETRILLO, EJ
    MAZZEO, NJ
    MEGDANIS, AC
    HOHN, FJ
    THOMSON, MG
    SUN, JYC
    TANG, DD
    IEEE ELECTRON DEVICE LETTERS, 1992, 13 (05) : 262 - 264
  • [28] MARKLE-DYSON OPTICS FOR 0.25-MU-M LITHOGRAPHY AND BEYOND
    GRENVILLE, A
    HSIEH, RL
    VONBUNAU, R
    LEE, YH
    MARKLE, DA
    OWEN, G
    PEASE, RFW
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 1991, 9 (06): : 3108 - 3112
  • [29] ELECTRON-BEAM IMAGING AND METROLOGY OF 0.25-MU-M LITHOGRAPHY
    MONAHAN, KM
    SOLID STATE TECHNOLOGY, 1995, 38 (08) : 71 - &
  • [30] HIGH-PERFORMANCE (HI-BI CMOS) DEVICE TECHNOLOGY
    IKEDA, T
    YAMADA, K
    TAMBA, N
    ODAKA, M
    WATANABE, A
    HIRAO, M
    MOMMA, N
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1987, 134 (03) : C127 - C127