SIMULTANEOUS SWITCHING GROUND NOISE CALCULATION FOR PACKAGED CMOS DEVICES

被引:114
|
作者
SENTHINATHAN, R
PRINCE, JL
机构
[1] Department of Electrical and Computer Engineering, University of Arizona, Tucson, AZ
关键词
D O I
10.1109/4.98995
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In the past, it was assumed that simultaneous switching noise created by CMOS outputs was directly proportional to the number of outputs switching simultaneously. Recent studies indicate that CMOS circuits exhibit sublinear behavior (due to the negative feedback influence) of power/ground noise (or bounce) as a function of the number of outputs switching simultaneously. Detailed electrical models, equations, and a trial architecture to calculate the switching noise are included. The results were compared to SPICE simulations and conventional power/ground noise calculations. The behavior of simultaneous switching noise as a function of constant-voltage (CV) device scaling is explained for small-geometry CMOS output drivers.
引用
收藏
页码:1724 / 1728
页数:5
相关论文
共 50 条
  • [41] Significant reduction of power/ground inductive impedance and simultaneous switching noise by using embedded film capacitor
    Kim, H
    Jeong, Y
    Park, J
    Lee, S
    Hong, J
    Hong, Y
    Kim, J
    ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING, 2003, : 129 - 132
  • [42] Wideband Simultaneous Switching Noise Isolation in Power/Ground Cavity Structure with Complementary Split Ring Resonators
    Pan, Jian
    Li, Yu-Shan
    Lu, Jian-Min
    Liu, Xiang-Yang
    Zhao, Wen-Jing
    2014 7TH INTERNATIONAL CONFERENCE ON INTELLIGENT COMPUTATION TECHNOLOGY AND AUTOMATION (ICICTA), 2014, : 894 - 897
  • [43] APPLICATION-SPECIFIC CMOS OUTPUT DRIVER CIRCUIT-DESIGN TECHNIQUES TO REDUCE SIMULTANEOUS SWITCHING NOISE
    SENTHINATHAN, R
    PRINCE, JL
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1993, 28 (12) : 1383 - 1388
  • [44] Analysis, estimation and reduction of simultaneous switching noise
    Abderrahman, A
    Savaria, Y
    Kaminska, B
    CANADIAN JOURNAL OF ELECTRICAL AND COMPUTER ENGINEERING-REVUE CANADIENNE DE GENIE ELECTRIQUE ET INFORMATIQUE, 1996, 21 (04): : 133 - 143
  • [45] Modeling, measurement, and simulation of simultaneous switching noise
    IBM Corp, Austin, United States
    IEEE Trans Compon Packag Manuf Technol Part B Adv Packag, 3 (461-472):
  • [46] A new methodology for simultaneous switching noise simulation
    Zhao, J
    Chen, QL
    ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING, 2000, : 155 - 158
  • [47] Effect of simultaneous switching noise on an analog filter
    Backenius, Erik
    Vesterbacka, Mark
    Hagglund, Robert
    2006 13TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2006, : 898 - 901
  • [48] Reduction of simultaneous switching noise in digital circuits
    Backenius, E.
    Vesterbacka, A.
    24TH NORCHIP CONFERENCE, PROCEEDINGS, 2006, : 187 - +
  • [49] Design practices and issues for simultaneous switching noise
    Takahashi, N
    Sato, K
    Honda, Y
    PROCEEDINGS OF THE 7TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, VOLS. 1 AND 2, 2005, : 820 - 825
  • [50] Modeling, measurement, and simulation of simultaneous switching noise
    McCredie, BD
    Becker, WD
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY PART B-ADVANCED PACKAGING, 1996, 19 (03): : 461 - 472