SIMULTANEOUS SWITCHING GROUND NOISE CALCULATION FOR PACKAGED CMOS DEVICES

被引:114
|
作者
SENTHINATHAN, R
PRINCE, JL
机构
[1] Department of Electrical and Computer Engineering, University of Arizona, Tucson, AZ
关键词
D O I
10.1109/4.98995
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In the past, it was assumed that simultaneous switching noise created by CMOS outputs was directly proportional to the number of outputs switching simultaneously. Recent studies indicate that CMOS circuits exhibit sublinear behavior (due to the negative feedback influence) of power/ground noise (or bounce) as a function of the number of outputs switching simultaneously. Detailed electrical models, equations, and a trial architecture to calculate the switching noise are included. The results were compared to SPICE simulations and conventional power/ground noise calculations. The behavior of simultaneous switching noise as a function of constant-voltage (CV) device scaling is explained for small-geometry CMOS output drivers.
引用
收藏
页码:1724 / 1728
页数:5
相关论文
共 50 条
  • [1] Estimation of maximum simultaneous switching noise for ground interconnection networks in CMOS systems
    Baek, J.-H.
    Kim, S.-Y.
    IEICE Transactions on Electronics, 2001, E84-C (03) : 376 - 381
  • [2] Estimation of maximum simultaneous switching noise for ground interconnection networks in CMOS systems
    Baek, JH
    Kim, SY
    IEICE TRANSACTIONS ON ELECTRONICS, 2001, E84C (03): : 376 - 381
  • [3] Simultaneous switching noise in CMOS VLSI circuits
    Bobba, S
    Hajj, IN
    1999 SOUTHWEST SYMPOSIUM ON MIXED-SIGNAL DESIGN, SSMSD 99, 1999, : 15 - 20
  • [4] Simultaneous switching noise of CMOS output buffers
    Gutzmann, M
    ELECTROMAGNETIC COMPATIBILITY 1996 - THIRTEENTH INTERNATIONAL WROCLAW SYMPOSIUM, 1996, : 253 - 257
  • [5] An analytical model of simultaneous switching noise in CMOS systems
    Cha, HR
    Kwon, OK
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2000, 23 (01): : 62 - 68
  • [6] Electromagnetic radiation and simultaneous switching noise in a CMOS device packaging
    Sudo, T
    Ko, Y
    Sakaguchi, S
    Tokumaru, T
    50TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 2000 PROCEEDINGS, 2000, : 781 - 785
  • [7] A new analytic model of simultaneous switching noise in CMOS systems
    Cha, HR
    Kwon, OK
    48TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 1998 PROCEEDINGS, 1998, : 615 - 621
  • [8] EFFECT OF CMOS DRIVER LOADING CONDITIONS ON SIMULTANEOUS SWITCHING NOISE
    VAIDYANATH, A
    THORODDSEN, B
    PRINCE, JL
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY PART B-ADVANCED PACKAGING, 1994, 17 (04): : 480 - 485
  • [9] Simultaneous switching noise consideration for power/ground network optimization
    Kang, Le
    Cai, Yici
    Shi, Jin
    Hong, Xianlong
    Tan, Sheldon X. -D.
    Wang, Xiaoyi
    PROCEEDINGS OF 2007 10TH IEEE INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN AND COMPUTER GRAPHICS, 2007, : 332 - +
  • [10] Estimation of on-chip simultaneous switching noise in VDSM CMOS circuits
    Tang, KT
    Friedman, EG
    2000 INTERNATIONAL CONFERENCE ON MODELING AND SIMULATION OF MICROSYSTEMS, TECHNICAL PROCEEDINGS, 2000, : 313 - 316