AN EXPERIMENTAL DRAM WITH A NAND-STRUCTURED CELL

被引:13
|
作者
HASEGAWA, T
TAKASHIMA, D
OGIWARA, R
OHTA, M
SHIRATAKE, S
HAMAMOTO, T
YAMADA, T
AOKI, M
ISHIBASHI, S
OOWAKI, Y
WATANABE, S
MASUOKA, F
机构
[1] Research and Development Center, Toshiba Corporation, Kawasaki
关键词
D O I
10.1109/4.245588
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An experimental 256-Mb dynamic random access memory using a NAND-structured cell (NAND DRAM) has been fabricated. The NAND-structured cell has four memory cells connected in series, which reduces the area of isolation between the adjacent cells and also reduces the bit-line contact area. The cell area per bit measures 0.962 mu m(2), using 0.4-mu m CMOS technology, which is 63% in comparison with the conventional cell. In order to reduce the die size, time division multiplex sense-amplifier (TMS) architecture, in which a sense amplifier is shared by four bit lines, has been newly introduced. The chip area is 464 mm(2), which is 68% compared with the DRAM using the current cell structure. The data can be accessed by a fast-block-access mode up to 512 bytes as well as a random access mode. Typical 112-ns access time of the first data in a block and 30-ns serial cycle time are achieved.
引用
收藏
页码:1099 / 1104
页数:6
相关论文
共 50 条
  • [1] NAND-structured DRAM cell with lithography-oriented design
    Aoki, M
    Ozaki, T
    Yamada, T
    Hamamoto, T
    IEICE TRANSACTIONS ON ELECTRONICS, 1996, E79C (06) : 792 - 797
  • [2] NAND-STRUCTURED TRENCH CAPACITOR CELL TECHNOLOGIES FOR 256 MB DRAM AND BEYOND
    HAMAMOTO, T
    ISHIBASHI, Y
    AOKI, M
    SAITOH, Y
    YAMADA, T
    IEICE TRANSACTIONS ON ELECTRONICS, 1995, E78C (07) : 789 - 796
  • [3] AN EXPERIMENTAL 4-MBIT CMOS EEPROM WITH A NAND-STRUCTURED CELL
    MOMODOMI, M
    ITOH, Y
    SHIROTA, R
    IWATA, Y
    NAKAYAMA, R
    KIRISAWA, R
    TANAKA, T
    ARITOME, S
    ENDOH, T
    OHUCHI, K
    MASUOKA, F
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1989, 24 (05) : 1238 - 1243
  • [4] Novel NAND DRAM with surrounding gate transistor (SGT)-type gain cell
    Nakamura, H
    Endoh, T
    Sakuraba, H
    Masuoka, F
    ELECTRONICS AND COMMUNICATIONS IN JAPAN PART II-ELECTRONICS, 2004, 87 (07): : 1 - 8
  • [5] A 20F2 Area-Efficient Differential NAND-Structured Physically Unclonable Function for Low-Cost loT Security
    Lee, Jongmin
    Kim, Minsun
    Shin, Gicheol
    Lee, Yoonmyung
    IEEE 45TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE (ESSCIRC 2019), 2019, : 139 - +
  • [6] A current-integrated differential NAND-structured PUF for stable and V/T variation-tolerant low-cost IoT security
    Lee, Jongmin
    Lee, Yoonmyung
    IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC 2021), 2021,
  • [7] DRAM and NAND prices will collapse later in 2011
    Handy, Jim
    Electronic Design, 2011, 59 (01)
  • [8] y A 20F2 Area-Efficient Differential NAND-Structured Physically Unclonable Function for Low-Cost IoT Security
    Lee, Jongmin
    Kim, Minsun
    Shin, Gicheol
    Lee, Yoonmyung
    IEEE SOLID-STATE CIRCUITS LETTERS, 2019, 2 (09): : 139 - 142
  • [9] NAND-type DRAM-on-SGT
    Nakamura, H
    Sakuraba, H
    Masuoka, F
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2005, 52 (03) : 427 - 429
  • [10] Considerations for Package Routing for DRAM and NAND Flash Memory
    Ai-Chie, Wang
    Hui, Chong Chin
    2014 IEEE 16TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2014, : 774 - 779