Simple Exact Algorithm for Transistor Sizing of Low-Power High-Speed Arithmetic Circuits

被引:13
|
作者
Nikoubin, Tooraj [1 ]
Bahrebar, Poona [2 ]
Pouri, Sara [2 ]
Navi, Keivan [2 ]
Iravani, Vaez [2 ]
机构
[1] Shahid Beheshti Univ, GC, Fac Elect & Comp Engn, Tehran 1983963113, Iran
[2] Shahid Beheshti Univ, GC, Fac Elect & Comp Engn, Microelect Lab, Tehran 1983963113, Iran
关键词
D O I
10.1155/2010/264390
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A new transistor sizing algorithm, SEA (Simple Exact Algorithm) optimizing low-power and high-speed arithmetic integrated circuits is proposed. In comparison with other transistor sizing algorithms, simplicity, accuracy, independency of order and initial sizing factors of transistors, and flexibility in choosing the optimization parameters such as power consumption, delay, Power Delay Product PDP), chip area or the combination of them are considered as the advantages of this new algorithm. More exhaustive rules of grouping transistors are the main trait of our algorithm. Hence, the SEA algorithm dominates some major transistor sizing metrics such as optimization rate, simulation speed, and reliability. According to approximate comparison of the SEA algorithm with MDE and ADC for a number of conventional full adder circuits, delay and PDP have been improved 55.01% and 57.92% on an average, respectively. By comparing the SEA and Chang's algorithm, 25.64% improvement in PDP and 33.16% improvement in delay have been achieved. All the simulations have been performed with 0.13 mu m technology based on the BSIM3v3 model using HSpice simulator software.
引用
收藏
页数:17
相关论文
共 50 条
  • [41] High-Speed, Low-Power Quasi Delay Insensitive Handshake circuits based on FinFET Technology
    Zarei, Mohammad Yousef
    Mossaffa, Mandi
    Mohammadi, Siamak
    2014 27TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2014 13TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID 2014), 2014, : 489 - 494
  • [42] A comparative study of CMOS circuit design styles for low-power high-speed VLSI circuits
    Bisdounis, L
    Gouvetas, D
    Koufopavlou, O
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1998, 84 (06) : 599 - 613
  • [43] HIGH-SPEED LOW-POWER CIRCUITS FABRICATED USING A SUB-MICRON NMOS TECHNOLOGY
    FICHTNER, W
    HOFSTATTER, EA
    WATTS, RK
    BAYRUNS, RJ
    BECHTOLD, PF
    JOHNSTON, RL
    BOULIN, DM
    IEEE ELECTRON DEVICE LETTERS, 1985, 6 (12) : 662 - 664
  • [44] Low-power super-threshold FinFET domino logic circuits for high-speed applications
    Bo, Hong
    Jianping, Hu
    Dongmei, Li
    Chenghao, Han
    Open Automation and Control Systems Journal, 2014, 6 (01): : 907 - 912
  • [45] HIGH-SPEED AND LOW-POWER GAAS DCFL DIVIDER
    NAGANO, K
    YAGITA, H
    TAMURA, A
    UENOYAMA, T
    TSUJII, H
    NISHII, K
    SAKASHITA, T
    ONUMA, T
    ELECTRONICS LETTERS, 1984, 20 (13) : 549 - 550
  • [46] A New Technique for Designing Low-Power High-Speed Domino Logic Circuits in FinFET Technology
    Garg, Sandeep
    Gupta, Tarun K.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2019, 28 (10)
  • [47] Design of High-Speed, Low-Power Sensing Circuits for Nano-Scale Embedded Memory
    Lee, Sangheon
    Park, Gwanwoo
    Jeong, Hanwool
    SENSORS, 2024, 24 (01)
  • [48] A Dynamic Voltage-Combiners Biased OTA for Low-Power and High-Speed SC Circuits
    Povoa, R.
    Canelas, A.
    Martins, R.
    Lourenco, N.
    Horta, N.
    Goes, J.
    2017 13TH CONFERENCE ON PH.D. RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME), 2017, : 121 - 124
  • [49] Special Section on Low-Power and High-Speed Chips
    Egawa, Ryusuke
    Wada, Yasutaka
    IEICE TRANSACTIONS ON ELECTRONICS, 2023, E106C (06) : 301 - 302
  • [50] JOSEPHSON HIGH-SPEED AND LOW-POWER LSI TECHNOLOGY
    TAHARA, S
    NAGASAWA, S
    NUMATA, H
    HASHIMOTO, Y
    YOROZU, S
    MATSUOKA, H
    NEC RESEARCH & DEVELOPMENT, 1995, 36 (01): : 221 - 230