Simple Exact Algorithm for Transistor Sizing of Low-Power High-Speed Arithmetic Circuits

被引:13
|
作者
Nikoubin, Tooraj [1 ]
Bahrebar, Poona [2 ]
Pouri, Sara [2 ]
Navi, Keivan [2 ]
Iravani, Vaez [2 ]
机构
[1] Shahid Beheshti Univ, GC, Fac Elect & Comp Engn, Tehran 1983963113, Iran
[2] Shahid Beheshti Univ, GC, Fac Elect & Comp Engn, Microelect Lab, Tehran 1983963113, Iran
关键词
D O I
10.1155/2010/264390
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A new transistor sizing algorithm, SEA (Simple Exact Algorithm) optimizing low-power and high-speed arithmetic integrated circuits is proposed. In comparison with other transistor sizing algorithms, simplicity, accuracy, independency of order and initial sizing factors of transistors, and flexibility in choosing the optimization parameters such as power consumption, delay, Power Delay Product PDP), chip area or the combination of them are considered as the advantages of this new algorithm. More exhaustive rules of grouping transistors are the main trait of our algorithm. Hence, the SEA algorithm dominates some major transistor sizing metrics such as optimization rate, simulation speed, and reliability. According to approximate comparison of the SEA algorithm with MDE and ADC for a number of conventional full adder circuits, delay and PDP have been improved 55.01% and 57.92% on an average, respectively. By comparing the SEA and Chang's algorithm, 25.64% improvement in PDP and 33.16% improvement in delay have been achieved. All the simulations have been performed with 0.13 mu m technology based on the BSIM3v3 model using HSpice simulator software.
引用
收藏
页数:17
相关论文
共 50 条
  • [31] Limited switch dynamic logic circuits for high-speed low-power circuit design
    Belluomini, W
    Jamsek, D
    Martin, AK
    McDowell, C
    Montoye, RK
    Ngo, HC
    Sawada, J
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2006, 50 (2-3) : 277 - 286
  • [32] HIGH-SPEED BIPOLAR LOGIC-CIRCUITS WITH LOW-POWER CONSUMPTION FOR LSI - A COMPARISON
    RANFFT, R
    REIN, HM
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1982, 17 (04) : 703 - 712
  • [33] GAAS LOW-POWER INTEGRATED-CIRCUITS FOR A HIGH-SPEED DIGITAL SIGNAL PROCESSOR
    SINGH, HP
    SADLER, RA
    IRVINE, JA
    GORDER, GE
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1989, 36 (02) : 240 - 249
  • [34] A Survey on Different Modules of Low-Power High-Speed Hybrid Full Adder Circuits
    Saraswat, Vivek
    Kumar, Ankur
    Pal, Pratosh Kumar
    Nagaria, R. K.
    2017 4TH IEEE UTTAR PRADESH SECTION INTERNATIONAL CONFERENCE ON ELECTRICAL, COMPUTER AND ELECTRONICS (UPCON), 2017, : 323 - 328
  • [35] A New Recursive Multibit Recoding Algorithm for High-Speed and Low-Power Multiplier
    Oudjida, Abdelkrim K.
    Chaillet, Nicolas
    Liacha, Ahmed
    Berrandjia, Mohamed L.
    JOURNAL OF LOW POWER ELECTRONICS, 2012, 8 (05) : 579 - 594
  • [36] Heterojunction tunnel field-effect transistor suitable for high-speed low-power applications
    Chinnala Pavan Kumar
    K. Sivani
    Applied Nanoscience, 2023, 13 : 2481 - 2488
  • [37] Heterojunction tunnel field-effect transistor suitable for high-speed low-power applications
    Kumar, Chinnala Pavan
    Sivani, K.
    APPLIED NANOSCIENCE, 2022, 13 (3) : 2481 - 2488
  • [38] Low-power high-speed half-flux-quantum circuits driven by low bias voltages
    Li, Feng
    Takeshita, Yuto
    Hasegawa, Daiki
    Tanaka, Masamitsu
    Yamashita, Taro
    Fujimaki, Akira
    SUPERCONDUCTOR SCIENCE & TECHNOLOGY, 2021, 34 (02):
  • [39] A Simple Low-Power High-Speed CMOS Four-Quadrant Current Multiplier
    Maryan, Mohammad Moradinezhad
    Azhari, Seyed Javad
    Hajipour, Mohammad Reza
    2016 24TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2016, : 1471 - 1474
  • [40] A Low-Power High-Speed Charge-Steering Comparator for High-Speed Applications
    Hassan, Ali H.
    Aboudina, Mohamed M.
    Refky, Mohamed
    2016 14TH IEEE INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2016,