Simple Exact Algorithm for Transistor Sizing of Low-Power High-Speed Arithmetic Circuits

被引:13
|
作者
Nikoubin, Tooraj [1 ]
Bahrebar, Poona [2 ]
Pouri, Sara [2 ]
Navi, Keivan [2 ]
Iravani, Vaez [2 ]
机构
[1] Shahid Beheshti Univ, GC, Fac Elect & Comp Engn, Tehran 1983963113, Iran
[2] Shahid Beheshti Univ, GC, Fac Elect & Comp Engn, Microelect Lab, Tehran 1983963113, Iran
关键词
D O I
10.1155/2010/264390
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A new transistor sizing algorithm, SEA (Simple Exact Algorithm) optimizing low-power and high-speed arithmetic integrated circuits is proposed. In comparison with other transistor sizing algorithms, simplicity, accuracy, independency of order and initial sizing factors of transistors, and flexibility in choosing the optimization parameters such as power consumption, delay, Power Delay Product PDP), chip area or the combination of them are considered as the advantages of this new algorithm. More exhaustive rules of grouping transistors are the main trait of our algorithm. Hence, the SEA algorithm dominates some major transistor sizing metrics such as optimization rate, simulation speed, and reliability. According to approximate comparison of the SEA algorithm with MDE and ADC for a number of conventional full adder circuits, delay and PDP have been improved 55.01% and 57.92% on an average, respectively. By comparing the SEA and Chang's algorithm, 25.64% improvement in PDP and 33.16% improvement in delay have been achieved. All the simulations have been performed with 0.13 mu m technology based on the BSIM3v3 model using HSpice simulator software.
引用
收藏
页数:17
相关论文
共 50 条
  • [21] HIGH-SPEED TRANSISTOR BISTABLE CIRCUITS
    JONES, EV
    ELECTRONICS LETTERS, 1976, 12 (15) : 375 - 376
  • [22] Evaluating low-power, high-speed ADCs
    Kawamoto, A
    Reay, R
    Nelson, T
    ELECTRONICS WORLD, 2005, 111 (1832): : 18 - 20
  • [23] High-Speed, Low-Power Subranging ADCs
    Ohhata, Kenichi
    2015 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY (RFIT), 2015, : 172 - 174
  • [24] Design of a high-speed low-power CAM
    Gu, CH
    Zhu, HF
    Zhou, XF
    Min, H
    Zhou, D
    2005 6th International Conference on ASIC Proceedings, Books 1 and 2, 2005, : 187 - 190
  • [25] HIGH-SPEED LOW-POWER STROBED COMPARATOR
    SLEMMER, WC
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1970, SC 5 (05) : 215 - &
  • [26] High-speed, low-power InSb transistors
    Ashley, T
    Dean, AB
    Elliott, CT
    Jefferies, R
    Khaleque, F
    Phillips, TJ
    INTERNATIONAL ELECTRON DEVICES MEETING - 1997, TECHNICAL DIGEST, 1997, : 751 - 754
  • [27] High-speed and low-power electronic systems
    Schiopu, P
    Schiopu, CL
    24TH INTERNATIONAL SPRING SEMINAR ON ELECTRONICS TECHNOLOGY: CONCURRENT ENGINEERING IN ELECTRONIC PACKAGING, CONFERENCE PROCEEDINGS, 2001, : 92 - 96
  • [28] HIGH-PERFORMANCE ALINAS/GAINAS HBTS FOR HIGH-SPEED, LOW-POWER DIGITAL CIRCUITS
    FARLEY, CW
    CHANG, MF
    ASBECK, PM
    WANG, KC
    SHENG, NH
    PIERSON, R
    NUBLING, RB
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1989, 36 (11) : 2601 - 2602
  • [29] High-speed low-power and low-power supply voltage dynamic comparator
    Xu, Daiguo
    Xu, Shiliu
    Chen, Guangbing
    ELECTRONICS LETTERS, 2015, 51 (23) : 1914 - 1915
  • [30] High-Speed Low-Power MCML Nanometer Circuits with Near-Threshold Computing
    Hu, Jianping
    Ni, Haiyan
    Xia, Yinshui
    JOURNAL OF COMPUTERS, 2013, 8 (01) : 129 - 135