Low Power Processor Architectures and Contemporary Techniques for Power Optimization - A Review

被引:3
|
作者
Qadri, Muhammad Yasir [1 ]
Gujarathi, Hemal S. [1 ]
McDonald-Maier, Klaus D. [1 ]
机构
[1] Univ Essex, Sch Comp Sci & Elect Engn, Colchester CO4 3SQ, Essex, England
基金
英国工程与自然科学研究理事会;
关键词
Low power; processor architecture; power optimization techniques;
D O I
10.4304/jcp.4.10.927-942
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
The technological evolution has increased the number of transistors for a given die area significantly and increased the switching speed from few MHz to GHz range. Such inversely proportional decline in size and boost in performance consequently demands shrinking of supply voltage and effective power dissipation in chips with millions of transistors. This has triggered substantial amount of research in power reduction techniques into almost every aspect of the chip and particularly the processor cores contained in the chip. This paper presents an overview of techniques for achieving the power efficiency mainly at the processor core level but also visits related domains such as buses and memories. There are various processor parameters and features such as supply voltage, clock frequency, cache and pipelining which can be optimized to reduce the power consumption of the processor. This paper discusses various ways in which these parameters can be optimized. Also, emerging power efficient processor architectures are overviewed and research activities are discussed which should help reader identify how these factors in a processor contribute to power consumption. Some of these concepts have been already established whereas others are still active research areas.
引用
收藏
页码:927 / 942
页数:16
相关论文
共 50 条
  • [1] Research on Power Optimization Techniques for Multi Core Architectures
    Radhamani, A. S.
    Baburaj, E.
    ADVANCES IN COMPUTING AND COMMUNICATIONS, PT I, 2011, 190 : 172 - +
  • [2] Low power methodology and design techniques for processor design
    Brennan, JP
    Dean, A
    Kenyon, S
    Ventrone, S
    1998 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN - PROCEEDINGS, 1998, : 268 - 273
  • [3] Trends in high-performance, low-power processor architectures
    Murakami, K
    Magoshi, H
    IEICE TRANSACTIONS ON ELECTRONICS, 2001, E84C (02): : 131 - 138
  • [4] Design and Analysis of ALU for Low Power IOT Centric Processor Architectures
    Verma, Gaurav
    2020 GLOBAL CONFERENCE ON WIRELESS AND OPTICAL TECHNOLOGIES (GCWOT), 2020,
  • [5] Trends in high-performance, low-power processor architectures
    Murakami, Kazuaki
    Magoshi, Hidetaka
    IEICE Transactions on Electronics, 2001, (02) : 131 - 137
  • [6] Low-power methodology and design techniques for processor design
    Australian Electronics Engineering, 1999, 32 (01):
  • [7] A Comprehensive Technical Review on Security Techniques and Low Power Target Architectures for Wireless Sensor Networks
    Obeid, Abdulfattah M.
    Elleuchi, Manel
    Jmal, Mohamed Wassim
    Boujelben, Manel
    Abid, Mohamed
    BenSaleh, Mohammed S.
    INNOVATIONS IN BIO-INSPIRED COMPUTING AND APPLICATIONS, IBICA 2017, 2018, 735 : 178 - 199
  • [8] Review of Optimization Techniques for Power Network Reconfiguration
    Ntombel, Mlungisi
    Musasa, Kabeya
    Leoaneka, Clarence M.
    30TH SOUTHERN AFRICAN UNIVERSITIES POWER ENGINEERING CONFERENCE (SAUPEC 2022), 2022,
  • [9] Processor power estimation techniques: A survey
    Sultan, Hameedah
    Ananthanarayanan, Gayathri
    Sarangi, Smruti R.
    International Journal of High Performance Systems Architecture, 2014, 5 (02) : 93 - 114
  • [10] A low power video processor
    Zangi, U
    Ginosar, R
    1998 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN - PROCEEDINGS, 1998, : 136 - 138