LATCH AND HOT-ELECTRON GATE CURRENT IN ACCUMULATION-MODE SOI P-MOSFETS

被引:7
|
作者
FLANDRE, D [1 ]
CRISTOLOVEANU, S [1 ]
机构
[1] ENSERG,INPG,CNRS,PHYS COMPOSANTS SEMICOND LAB,F-38016 GRENOBLE,FRANCE
关键词
D O I
10.1109/55.291601
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Simultaneous measurements of drain and gate currents in short-channel accumulation-mode SOI p-MOSFET'MOs demonstrate that a latch mechanism may occur in these devices and induce an anomalous behavior of the hot-electron gate current: distortion of I(g)(V(g)) curves, hysteresis and excessively high gate current values. 2-D MEDICI simulations based on the lucky-electron model qualitatively reproduce the measurements in the latch regime, and explain the unusual gate current dependence on drain and gate biases. The results are of relevance for reliability and modeling issues.
引用
收藏
页码:157 / 159
页数:3
相关论文
共 50 条
  • [41] Drive current of accumulation-mode p-channel SOI-based wrap-gated Fin-FETs
    张严波
    杜彦东
    熊莹
    杨香
    韩伟华
    杨富华
    半导体学报, 2011, (09) : 29 - 33
  • [42] Increase in collector current in hot-electron transistors controlled by gate bias
    Suwa, Akira
    Kashima, Issei
    Miyamoto, Yasuyuki
    Furuya, Kazuhito
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 2-LETTERS & EXPRESS LETTERS, 2007, 46 (8-11): : L202 - L204
  • [43] Investigation of deep submicron single and double gate SOI MOSFETs in accumulation mode for enhanced performance
    Rauly, E
    Iñiguez, B
    Flandre, D
    ELECTROCHEMICAL AND SOLID STATE LETTERS, 2001, 4 (03) : G28 - G30
  • [44] P-WELL BIAS DEPENDENCE OF ELECTRON TRAPPING IN GATE OXIDE OF N-MOSFETS DURING SUBSTRATE HOT-ELECTRON INJECTION
    ZHAO, SP
    TAYLOR, S
    ECCLESTON, W
    BARLOW, KJ
    ELECTRONICS LETTERS, 1992, 28 (22) : 2080 - 2082
  • [45] MODELING HOT-ELECTRON GATE CURRENT IN SI MOSFETS USING A COUPLED DRIFT-DIFFUSION AND MONTE-CARLO METHOD
    HUANG, CM
    WANG, TH
    CHEN, CN
    CHANG, MC
    FU, J
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1992, 39 (11) : 2562 - 2568
  • [46] HOT-ELECTRON DAMAGE-RESISTANT SI-GATE SUBMICROMETER MOSFETS WITH A FLUORINATED OXIDE
    NISHIOKA, Y
    OHJI, Y
    OHYU, K
    MUKAI, K
    MA, TP
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1989, 36 (11) : 2604 - 2604
  • [47] A physics-based electron gate current model for fully depleted SOI MOSFETs
    Sheu, CJ
    Jang, SL
    SOLID-STATE ELECTRONICS, 2000, 44 (10) : 1799 - 1806
  • [48] GATE-OXIDE THICKNESS DEPENDENCE OF HOT-CARRIER-INDUCED DEGRADATION IN BURIED P-MOSFETS
    HIROKI, A
    ODANAKA, S
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1992, 39 (05) : 1223 - 1228
  • [49] HOT-CARRIER CURRENT MODELING AND DEVICE DEGRADATION IN SURFACE-CHANNEL P-MOSFETS
    ONG, TC
    KO, PK
    HU, CM
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1990, 37 (07) : 1658 - 1666
  • [50] A uniform doping ultra-thin SOI LDMOS with accumulation-mode extended gate and back-side etching technology
    张彦辉
    魏杰
    尹超
    谭桥
    刘建平
    李鹏程
    罗小蓉
    Chinese Physics B, 2016, (02) : 440 - 444