Simultaneous measurements of drain and gate currents in short-channel accumulation-mode SOI p-MOSFET'MOs demonstrate that a latch mechanism may occur in these devices and induce an anomalous behavior of the hot-electron gate current: distortion of I(g)(V(g)) curves, hysteresis and excessively high gate current values. 2-D MEDICI simulations based on the lucky-electron model qualitatively reproduce the measurements in the latch regime, and explain the unusual gate current dependence on drain and gate biases. The results are of relevance for reliability and modeling issues.
机构:
Engineering Research Center for Semiconductor Integration Technology,Institute of Semiconductors,Chinese Academy of SciencesEngineering Research Center for Semiconductor Integration Technology,Institute of Semiconductors,Chinese Academy of Sciences
韩伟华
杨富华
论文数: 0引用数: 0
h-index: 0
机构:
Engineering Research Center for Semiconductor Integration Technology,Institute of Semiconductors,Chinese Academy of Sciences
State Key Laboratory for Superlattices and MicrostructuresEngineering Research Center for Semiconductor Integration Technology,Institute of Semiconductors,Chinese Academy of Sciences