LATCH AND HOT-ELECTRON GATE CURRENT IN ACCUMULATION-MODE SOI P-MOSFETS

被引:7
|
作者
FLANDRE, D [1 ]
CRISTOLOVEANU, S [1 ]
机构
[1] ENSERG,INPG,CNRS,PHYS COMPOSANTS SEMICOND LAB,F-38016 GRENOBLE,FRANCE
关键词
D O I
10.1109/55.291601
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Simultaneous measurements of drain and gate currents in short-channel accumulation-mode SOI p-MOSFET'MOs demonstrate that a latch mechanism may occur in these devices and induce an anomalous behavior of the hot-electron gate current: distortion of I(g)(V(g)) curves, hysteresis and excessively high gate current values. 2-D MEDICI simulations based on the lucky-electron model qualitatively reproduce the measurements in the latch regime, and explain the unusual gate current dependence on drain and gate biases. The results are of relevance for reliability and modeling issues.
引用
收藏
页码:157 / 159
页数:3
相关论文
共 50 条
  • [21] Measurement and modeling of thin-film accumulation-mode SOI p-MOSFET intrinsic gate capacitances
    Gentinne, B
    Flandre, D
    Colinge, JP
    SOLID-STATE ELECTRONICS, 1996, 39 (07) : 1071 - 1078
  • [22] PROBLEMS IN DESIGNING THIN-FILM ACCUMULATION-MODE P-CHANNEL SOI MOSFETS FOR CMOS DIGITAL CIRCUIT ENVIRONMENT
    FLANDRE, D
    ELECTRONICS LETTERS, 1991, 27 (14) : 1280 - 1282
  • [23] EVIDENCE OF DIFFERENT CONDUCTION MECHANISMS IN ACCUMULATION-MODE P-CHANNEL SOI MOSFETS AT ROOM AND LIQUID-HELIUM TEMPERATURES
    ROTONDARO, ALP
    MAGNUSSON, UK
    CLAEYS, C
    FLANDRE, D
    TERAO, A
    COLINGE, JP
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1993, 40 (04) : 727 - 732
  • [24] HOT CARRIER RELATED PHENOMENA FOR N-MOSFETS AND P-MOSFETS WITH NITRIDED GATE OXIDE BY RTP
    MOMOSE, HS
    KITAGAWA, S
    YAMABE, K
    IWAI, H
    1989 INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST, 1989, : 267 - 270
  • [25] On the Origin of Gate-Induced Floating-Body Effect in PD SOI p-MOSFETs
    Dai, Chih-Hao
    Chang, Ting-Chang
    Chu, An-Kuo
    Kuo, Yuan-Jui
    Jian, Fu-Yen
    Lo, Wen-Hung
    Ho, Szu-Han
    Chen, Ching-En
    Chung, Wan-Lin
    Shih, Jou-Miao
    Xia, Guangrui
    Cheng, Osbert
    Huang, Cheng-Tung
    IEEE ELECTRON DEVICE LETTERS, 2011, 32 (07) : 847 - 849
  • [26] Modeling and Implementation of Subthreshold Characteristics of Accumulation-Mode MOSFETs for Various SOI Layer Thickness and Impurity Concentrations
    Kuroda, R.
    Teramoto, A.
    Cheng, W.
    Sugawa, S.
    Ohmi, T.
    2007 IEEE INTERNATIONAL SOI CONFERENCE PROCEEDINGS, 2007, : 47 - +
  • [27] NBTI and hot-carrier effects in accumulation-mode Pi-gate pMOSFETs
    Lee, Chi-Woo
    Ferain, Isabelle
    Afzalian, Aryan
    Yan, Ran
    Dehdashti, Nima
    Razavi, Pedram
    Colinge, Jean-Pierre
    Park, Jong Tae
    MICROELECTRONICS RELIABILITY, 2009, 49 (9-11) : 1044 - 1047
  • [28] Analysis of current conduction in short-channel accumulation-mode SOI PMOS devices
    Su, KW
    Kuo, JB
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1997, 44 (05) : 832 - 840
  • [29] ROLES OF ELECTRON TRAPPING AND INTERFACE STATE GENERATION ON GATE-INDUCED DRAIN LEAKAGE CURRENT IN P-MOSFETS
    LO, GQ
    KWONG, DL
    IEEE ELECTRON DEVICE LETTERS, 1991, 12 (12) : 710 - 712
  • [30] EFFECTS OF AC HOT-CARRIER STRESS ON N-MOSFETS AND P-MOSFETS WITH OXYNITRIDE GATE DIELECTRICS
    JOSHI, AB
    KWONG, DL
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1994, 41 (05) : 671 - 674