A 10-bit 100-MS/s CMOS pipelined folding A/D converter

被引:0
|
作者
Li Xiaojuan [1 ]
Yang Yintang [1 ]
Zhu Zhangming [1 ]
机构
[1] Xidian Univ, Sch Microelect, Xian 710071, Shaanxi, Peoples R China
基金
中国国家自然科学基金;
关键词
analog-to-digital converter; pipelined folding; resistive averaging interpolation; offset cancellation;
D O I
10.1088/1674-4926/32/11/115008
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
This paper presents a 10-bit 100-MSample/s analog-to-digital (A/D) converter with pipelined folding architecture. The linearity is improved by using an offset cancellation technique and a resistive averaging interpolation network. Cascading alleviates the wide bandwidth requirement of the folding amplifier and distributed interstage track/hold amplifiers are used to realize the pipeline technique for obtaining high resolution. In SMIC 0.18 mu m CMOS, the A/D converter is measured as follows: the peak integral nonlinearity and differential nonlinearity are +/- 0.48 LSB and +/- 0.33 LSB, respectively. Input range is 1.0 VP-P with a 2.29 mm(2) active area. At 20 MHz input @ 100 MHz sample clock, 9.59 effective number of bits, 59.5 dB of the signal-to-noise-and-distortion ratio and 82.49 dB of the spurious-free dynamic range are achieved. The dissipation power is only 95 mW with a 1.8 V power supply.
引用
收藏
页数:7
相关论文
共 50 条
  • [31] 10-bit 100-Ms/s视频模拟前端IP核的设计
    顾今龙
    王睿
    秦亚杰
    洪志良
    复旦学报(自然科学版), 2009, 48 (04) : 460 - 464
  • [32] A 10-Bit 100-MS/s Hybrid ADC Based on Flash-SAR Architecture
    Zhang, Zhang
    Yu, Wen-cheng
    Xie, Guang-jun
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 725 - 727
  • [33] A 10-bit 100-MS/s SAR ADC with Always-on Reference Ripple Cancellation
    Tang, Xiyuan
    Shen, Yi
    Xin, Xin
    Liu, Shubin
    Cai, Jueping
    Zhu, Zhangming
    Sun, Nan
    2020 IEEE SYMPOSIUM ON VLSI CIRCUITS, 2020,
  • [34] A 10-bit 100-MS/s SAR ADC With Always-On Reference Ripple Cancellation
    Shen, Yi
    Tang, Xiyuan
    Xin, Xin
    Liu, Shubin
    Zhu, Zhangming
    Sun, Nan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2022, 69 (10) : 3965 - 3975
  • [35] A 10-bit 100 MS/s CMOS Current-Steering DAC
    Zhang, Changchun
    Li, Zhizhen
    Lv, Chaoqun
    Zhao, Jiang
    Wang, Debo
    Xu, Yue
    Guo, Yufeng
    2016 IEEE INTERNATIONAL CONFERENCE ON UBIQUITOUS WIRELESS BROADBAND (ICUWB2016), 2016,
  • [36] A 10-BIT 20-MS/S 3-V SUPPLY CMOS A/D CONVERTER
    ITO, M
    MIKI, T
    HOSOTANI, S
    KUMAMOTO, T
    YAMASHITA, Y
    KIJIMA, M
    OKUDA, T
    OKADA, K
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1994, 29 (12) : 1531 - 1536
  • [37] 10-bit, 125 MS/s, 40 mW pipelined ADC in 0.18 μm CMOS
    Yoshioka, M
    Kudo, M
    FUJITSU SCIENTIFIC & TECHNICAL JOURNAL, 2006, 42 (02): : 248 - 257
  • [38] Design of a 10-bit 100 MSamples/s BiCMOS D/A converter
    Jorgensen, IHH
    Tunheim, SA
    38TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1996, : 730 - 733
  • [39] A 10-bit 100MSamples/s BiCMOS D/A converter
    Jorgensen, IHH
    Tunheim, SA
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 1997, 12 (01) : 15 - 28
  • [40] A 9-bit 80-MS/s CMOS pipelined folding A/D converter with an offset canceling technique
    Lee, Seung-Chul
    Jeon, Young-Deuk
    Kwon, Jong-Kee
    ETRI JOURNAL, 2007, 29 (03) : 408 - 410