A 10-bit 100-MS/s CMOS pipelined folding A/D converter

被引:0
|
作者
Li Xiaojuan [1 ]
Yang Yintang [1 ]
Zhu Zhangming [1 ]
机构
[1] Xidian Univ, Sch Microelect, Xian 710071, Shaanxi, Peoples R China
基金
中国国家自然科学基金;
关键词
analog-to-digital converter; pipelined folding; resistive averaging interpolation; offset cancellation;
D O I
10.1088/1674-4926/32/11/115008
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
This paper presents a 10-bit 100-MSample/s analog-to-digital (A/D) converter with pipelined folding architecture. The linearity is improved by using an offset cancellation technique and a resistive averaging interpolation network. Cascading alleviates the wide bandwidth requirement of the folding amplifier and distributed interstage track/hold amplifiers are used to realize the pipeline technique for obtaining high resolution. In SMIC 0.18 mu m CMOS, the A/D converter is measured as follows: the peak integral nonlinearity and differential nonlinearity are +/- 0.48 LSB and +/- 0.33 LSB, respectively. Input range is 1.0 VP-P with a 2.29 mm(2) active area. At 20 MHz input @ 100 MHz sample clock, 9.59 effective number of bits, 59.5 dB of the signal-to-noise-and-distortion ratio and 82.49 dB of the spurious-free dynamic range are achieved. The dissipation power is only 95 mW with a 1.8 V power supply.
引用
收藏
页数:7
相关论文
共 50 条
  • [21] 10-bit 20-Msample/s 49mW CMOS pipelined A/D converter
    Tang, YJ
    He, LN
    Xie, N
    Chen, X
    Yin, K
    Yan, XL
    2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 1526 - 1529
  • [22] A 10-bit 100-MS/s Dual-Channel Pipelined ADC Using Dynamic Memory Effect Cancellation Technique
    Shin, Chang-Seob
    Ahn, Gil-Cho
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2011, 58 (05) : 274 - 278
  • [23] 100 MS/s, 10-BIT ADC USING PIPELINED SUCCESSIVE APPROXIMATION
    Sarafi, Sahar
    Hadidi, Kheyrollah
    Abbaspour, Ebrahim
    Bin Aain, Abu Khari
    Abbaszadeh, Javad
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2014, 23 (05)
  • [24] A 10-bit 100-MS/s Power-Efficient Asynchronous SAR ADC
    Zhang, Beichen
    Yao, Bingbing
    Liu, Liyuan
    Wu, Nanjian
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 722 - 724
  • [25] Low-power 10-bit 100MS/s pipelined ADC in digital CMOS technology
    Singh, Anil
    Rawat, Veena
    Agarwal, Alpana
    IET CIRCUITS DEVICES & SYSTEMS, 2017, 11 (06) : 589 - 596
  • [26] A 10-bit 100 MSamples/s BiCMOS D/A Converter
    Ivan Harald Holger Jørgensen
    Svein Anders Tunheim
    Analog Integrated Circuits and Signal Processing, 1997, 12 : 15 - 28
  • [27] A 10-bit 100 MSamples/s BiCMOS D/A converter
    Jorgensen, IHH
    Tunheim, SA
    ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 1, 1996, : 425 - 428
  • [28] A 10-bit 60-MS/s low-power CMOS pipelined analog-to-digital converter
    Lu, Chi-Chang
    Lee, Tsung-Sum
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (08) : 658 - 662
  • [29] A 10-BIT PIPELINED SWITCHED-CURRENT A/D CONVERTER
    MACQ, D
    JESPERS, PGA
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1994, 29 (08) : 967 - 971
  • [30] A 14-bit 100-MS/s CMOS pipelined ADC with 11.3 ENOB附视频
    王科
    范超杰
    周健军
    潘文捷
    Journal of Semiconductors, 2013, (08) : 172 - 176