共 50 条
- [32] Gold wire bonding induced peeling in Cu/Low-k interconnects: 3D simulation and correlations. EUROSIME 2007: THERMAL, MECHANICAL AND MULTI-PHYSICS SIMULATION AND EXPERIMENTS IN MICRO-ELECTRONICS AND MICRO-SYSTEMS, PROCEEDINGS, 2007, : 664 - +
- [33] Interest of SiCO Low k=4.5 Spacer Deposited at Low Temperature (400°C) in the perspective of 3D VLSI Integration 2015 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2015,
- [34] Low Temperature (≤ 380°C) and High Performance Ge CMOS Technology with Novel Source/Drain by Metal-Induced Dopants Activation and High-K/Metal Gate Stack for Monolithic 3D Integration IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2008, TECHNICAL DIGEST, 2008, : 389 - 392
- [36] A prospective low-k insulator for via-last through-silicon-vias (TSVs) in 3D integration 2016 IEEE 66TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2016, : 2182 - 2187
- [38] Thinning, Stacking, and TSV Proximity Effects for Poly and High-K/Metal Gate CMOS Devices in an Advanced 3D Integration Process 2012 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2012,
- [39] Performance Evaluation of Novel Low Leakage Double-gate FinFET Device at sub-22nm with LaAlO3 High-k Gate Oxide and TiN Metal Gate using Quantum Modeling 2014 INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS), 2014,
- [40] 3-D Simulation of Novel High Performance of Nano-Scale Dual Gate Fin-FET Inserting the High-K Dielectric TiO2 at 5 Nm Technology Silicon, 2020, 12 : 1301 - 1309