Improvising the Switching Ratio through Low-k / High-k Spacer and Dielectric Gate Stack in 3D FinFET - a Simulation Perspective

被引:0
|
作者
Asharani Samal
Kumar Prasannajit Pradhan
Sushanta Kumar Mohapatra
机构
[1] KIIT University,School of Electronics Engineering
[2] Indian Institute of Information Technology Design and Manufacturing (IIITDM),Department of Electronics & Communication
来源
Silicon | 2021年 / 13卷
关键词
Low-; spacer; High-; spacer; Dual spacer; SiGe source; Gate dielectric; Switching ratio;
D O I
暂无
中图分类号
学科分类号
摘要
This paper extensively studies the spacer technology, including low-k/high-k, single/dual dielectrics on the device performances focusing on the leakage current. The tactical use of a spacer, introduction of a low bandgap material as a pocket on the source side along with the incorporation of gate dielectrics helped in improving the switching ratio effectively. A systematic comparison is made in between the conventional symmetrical single low-k spacer 3D FinFET and the proposed optimized 3D FinFET. Various device architectures are evaluated by showing significant improvements in on current (Ion) and off state leakage (Ioff), leading to a high switching ratio (Ion/Ioff) and the subthreshold slope (SS). An Ion/Ioff of value 1 × 106 indicates sufficient electrostatics to control over the channel, and our study results in ~8 time of this value. These parameters are obtained after the appropriate selection of low-k & high-k spacer length on both sides of the source and drain. The use of SiGe material near the source side to modulate carrier mobility and incorporating high-k gate dielectric to suppress leakage.
引用
收藏
页码:2655 / 2660
页数:5
相关论文
共 50 条
  • [31] HIGH-k GATE DIELECTRIC: AMORPHOUS Ta/La2O3 FILMS GROWN ON Si AT LOW PRESSURE
    Bahari, Ali
    Khorshidi, Zahra
    SURFACE REVIEW AND LETTERS, 2014, 21 (06)
  • [32] Gold wire bonding induced peeling in Cu/Low-k interconnects: 3D simulation and correlations.
    Fiori, Vincent
    Beng, Lau Teck
    Downey, Susan
    Gallois-Garreignot, Sebastien
    Orain, Stephane
    EUROSIME 2007: THERMAL, MECHANICAL AND MULTI-PHYSICS SIMULATION AND EXPERIMENTS IN MICRO-ELECTRONICS AND MICRO-SYSTEMS, PROCEEDINGS, 2007, : 664 - +
  • [33] Interest of SiCO Low k=4.5 Spacer Deposited at Low Temperature (400°C) in the perspective of 3D VLSI Integration
    Benoit, D.
    Mazurier, J.
    Varadarajan, B.
    Chhun, S.
    Lagrasta, S.
    Gaumer, C.
    Galpin, D.
    Fenouillet-Beranger, C.
    Vo-Thanh, D.
    Barge, D.
    Duru, R.
    Beneyton, R.
    Gong, B.
    Sun, N.
    Chauvet, N.
    Ruault, P.
    Winandy, D.
    van Schravendijk, B.
    Meijer, P.
    Hinsinger, O.
    2015 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2015,
  • [34] Low Temperature (≤ 380°C) and High Performance Ge CMOS Technology with Novel Source/Drain by Metal-Induced Dopants Activation and High-K/Metal Gate Stack for Monolithic 3D Integration
    Park, Jin-Hong
    Tada, Munehiro
    Kuzum, Duygu
    Kapur, Pawan
    Yu, Hyun-Yong
    Wong, H-S. Philip
    Saraswat, Krishna C.
    IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2008, TECHNICAL DIGEST, 2008, : 389 - 392
  • [35] Low voltage and high ON/OFF ratio field-effect transistors based on CVD MoS2 and ultra high-k gate dielectric PZT
    Zhou, Changjian
    Wang, Xinsheng
    Raju, Salahuddin
    Lin, Ziyuan
    Villaroman, Daniel
    Huang, Baoling
    Chan, Helen Lai-Wa
    Chan, Mansun
    Chai, Yang
    NANOSCALE, 2015, 7 (19) : 8695 - 8700
  • [36] A prospective low-k insulator for via-last through-silicon-vias (TSVs) in 3D integration
    Tung Thanh Bui
    Cheng, Xiaojin
    Watanabe, Naoya
    Kato, Fumiki
    Kikuchi, Katsuya
    Aoyagi, Masahiro
    2016 IEEE 66TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2016, : 2182 - 2187
  • [37] Improved thermal stability of Al2O3/HfO2/Al2O3 high-k gate dielectric stack on GaAs
    Suh, Dong Chan
    Cho, Young Dae
    Kim, Sun Wook
    Ko, Dae-Hong
    Lee, Yongshik
    Cho, Mann-Ho
    Oh, Jungwoo
    APPLIED PHYSICS LETTERS, 2010, 96 (14)
  • [38] Thinning, Stacking, and TSV Proximity Effects for Poly and High-K/Metal Gate CMOS Devices in an Advanced 3D Integration Process
    Lo, T.
    Chen, M. F.
    Jan, S. B.
    Tsai, W. C.
    Tseng, Y. C.
    Lin, C. S.
    Chiu, T. J.
    Lu, W. S.
    Teng, H. A.
    Chen, S. M.
    Hou, S. Y.
    Jeng, S. P.
    Yu, C. H.
    2012 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2012,
  • [39] Performance Evaluation of Novel Low Leakage Double-gate FinFET Device at sub-22nm with LaAlO3 High-k Gate Oxide and TiN Metal Gate using Quantum Modeling
    Subramaniam, Subha
    Joshi, Sangeeta M.
    Awale, R. N.
    2014 INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS), 2014,
  • [40] 3-D Simulation of Novel High Performance of Nano-Scale Dual Gate Fin-FET Inserting the High-K Dielectric TiO2 at 5 Nm Technology
    N. Bourahla
    B. Hadri
    A. Bourahla
    Silicon, 2020, 12 : 1301 - 1309