Improvising the Switching Ratio through Low-k / High-k Spacer and Dielectric Gate Stack in 3D FinFET - a Simulation Perspective

被引:0
|
作者
Asharani Samal
Kumar Prasannajit Pradhan
Sushanta Kumar Mohapatra
机构
[1] KIIT University,School of Electronics Engineering
[2] Indian Institute of Information Technology Design and Manufacturing (IIITDM),Department of Electronics & Communication
来源
Silicon | 2021年 / 13卷
关键词
Low-; spacer; High-; spacer; Dual spacer; SiGe source; Gate dielectric; Switching ratio;
D O I
暂无
中图分类号
学科分类号
摘要
This paper extensively studies the spacer technology, including low-k/high-k, single/dual dielectrics on the device performances focusing on the leakage current. The tactical use of a spacer, introduction of a low bandgap material as a pocket on the source side along with the incorporation of gate dielectrics helped in improving the switching ratio effectively. A systematic comparison is made in between the conventional symmetrical single low-k spacer 3D FinFET and the proposed optimized 3D FinFET. Various device architectures are evaluated by showing significant improvements in on current (Ion) and off state leakage (Ioff), leading to a high switching ratio (Ion/Ioff) and the subthreshold slope (SS). An Ion/Ioff of value 1 × 106 indicates sufficient electrostatics to control over the channel, and our study results in ~8 time of this value. These parameters are obtained after the appropriate selection of low-k & high-k spacer length on both sides of the source and drain. The use of SiGe material near the source side to modulate carrier mobility and incorporating high-k gate dielectric to suppress leakage.
引用
收藏
页码:2655 / 2660
页数:5
相关论文
共 50 条
  • [11] Enhancing Performance of Dual-Gate FinFET with High-K Gate Dielectric Materials in 5 nm Technology: A Simulation Study
    Rao, M. V. Ganeswara
    Ramanjaneyulu, N.
    Pydi, Balamurali
    Soma, Umamaheshwar
    Babu, K. Rajesh
    Prasad, Satti Harichandra
    TRANSACTIONS ON ELECTRICAL AND ELECTRONIC MATERIALS, 2023, 24 (06) : 557 - 569
  • [12] Stability of pentacene organic field effect transistors with a low-k polymer/high-k oxide two-layer gate dielectric
    Deman, AL
    Tardy, J
    MATERIALS SCIENCE & ENGINEERING C-BIOMIMETIC AND SUPRAMOLECULAR SYSTEMS, 2006, 26 (2-3): : 421 - 426
  • [13] Systematic studies on low-voltage pentacene thin-film transistors with low-k polymer/high-k oxide bilayer gate dielectric
    Hwang, D. K.
    Choi, Wonjun
    Choi, Jeong-M.
    Lee, Kimoon
    Park, Ji Hoon
    Kim, Eugene
    Kim, Jae Hoon
    Im, Seongil
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 2007, 154 (11) : H933 - H938
  • [14] High-Performance Solution-Processed Low-Voltage Polymer Thin-Film Transistors With Low-k/High-k Bilayer Gate Dielectric
    Tang, Wei
    Li, Jinhua
    Zhao, Jiaqing
    Zhang, Weimin
    Yan, Feng
    Guo, Xiaojun
    IEEE ELECTRON DEVICE LETTERS, 2015, 36 (09) : 950 - 952
  • [15] Assessment of High-k Gate Stack on Sub-10 nm SOI-FinFET for High-Performance Analog and RF Applications Perspective
    Gupta, Neha
    Kumar, Ajay
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2020, 9 (12)
  • [16] Investigation of Gate Etch Damage at Metal/High-k Gate Dielectric Stack Through Random Telegraph Noise in Gate Edge Direct Tunneling Current
    Cho, Heung-Jae
    Son, Younghwan
    Oh, Byoungchan
    Jang, Seunghyun
    Lee, Jong-Ho
    Park, Byung-Gook
    Shin, Hyungcheol
    IEEE ELECTRON DEVICE LETTERS, 2011, 32 (04) : 569 - 571
  • [17] Suppressed growth of unstable low-k GeOx interlayer in Ge metal-oxide-semiconductor capacitor with high-k gate dielectric by annealing in water vapor
    Zou, X.
    Xu, J. P.
    Li, C. X.
    Lai, P. T.
    APPLIED PHYSICS LETTERS, 2007, 90 (16)
  • [18] Linear Distortion Analysis of 3D Double Gate Junctionless Transistor with High-K Dielectrics and Gate Metals
    Achinta Baidya
    T. R. Lenka
    S. Baishya
    Silicon, 2021, 13 : 3113 - 3120
  • [19] Linear Distortion Analysis of 3D Double Gate Junctionless Transistor with High-K Dielectrics and Gate Metals
    Baidya, Achinta
    Lenka, T. R.
    Baishya, S.
    SILICON, 2021, 13 (09) : 3113 - 3120
  • [20] Electrical characteristics of high-K stack gate dielectric thin films with La2O3 as a buffer layer
    Ueda, I
    PHYSICS AND TECHNOLOGY OF HIGH-K GATE DIELECTRICS II, 2004, 2003 (22): : 403 - 414