Improvising the Switching Ratio through Low-k / High-k Spacer and Dielectric Gate Stack in 3D FinFET - a Simulation Perspective

被引:0
|
作者
Asharani Samal
Kumar Prasannajit Pradhan
Sushanta Kumar Mohapatra
机构
[1] KIIT University,School of Electronics Engineering
[2] Indian Institute of Information Technology Design and Manufacturing (IIITDM),Department of Electronics & Communication
来源
Silicon | 2021年 / 13卷
关键词
Low-; spacer; High-; spacer; Dual spacer; SiGe source; Gate dielectric; Switching ratio;
D O I
暂无
中图分类号
学科分类号
摘要
This paper extensively studies the spacer technology, including low-k/high-k, single/dual dielectrics on the device performances focusing on the leakage current. The tactical use of a spacer, introduction of a low bandgap material as a pocket on the source side along with the incorporation of gate dielectrics helped in improving the switching ratio effectively. A systematic comparison is made in between the conventional symmetrical single low-k spacer 3D FinFET and the proposed optimized 3D FinFET. Various device architectures are evaluated by showing significant improvements in on current (Ion) and off state leakage (Ioff), leading to a high switching ratio (Ion/Ioff) and the subthreshold slope (SS). An Ion/Ioff of value 1 × 106 indicates sufficient electrostatics to control over the channel, and our study results in ~8 time of this value. These parameters are obtained after the appropriate selection of low-k & high-k spacer length on both sides of the source and drain. The use of SiGe material near the source side to modulate carrier mobility and incorporating high-k gate dielectric to suppress leakage.
引用
收藏
页码:2655 / 2660
页数:5
相关论文
共 50 条
  • [21] 3D analytical model for the SOI LDMOS with alternating silicon and high-k dielectric pillars
    Yao, Jia-fei
    Guo, Yu-feng
    Xia, Tian
    Zhang, Jun
    Lin, Hong
    SUPERLATTICES AND MICROSTRUCTURES, 2016, 96 : 95 - 103
  • [22] Impact of thin high-k dielectrics and gate metals on RF characteristics of 3D double gate junctionless transistor
    Baidya, Achinta
    Baishya, Srimanta
    Lenka, Trupti Ranjan
    MATERIALS SCIENCE IN SEMICONDUCTOR PROCESSING, 2017, 71 : 413 - 420
  • [23] Dual-Metal Double-Gate with Low-k/High-k Oxide Stack Junctionless MOSFET for a Wide Range of Protein Detection: a Fully Electrostatic Based Numerical Approach
    Chattopadhyay, Avik
    Tewari, Suchismita
    Gupta, Partha Sarathi
    SILICON, 2021, 13 (02) : 441 - 450
  • [24] Design optimisation of AlGaN/GaN metal insulator semiconductor high electron mobility transistor with high-K/low-K compound gate dielectric layer for millimeter-wave application
    Du, Jiangfeng
    Hou, Zehong
    Pan, Peilin
    Bai, Zhiyuan
    Yu, Qi
    MICRO & NANO LETTERS, 2016, 11 (09): : 503 - 507
  • [25] Modeling the effect of barrier thickness and low-k dielectric on circuit reliability using 3D model
    He, Feifei
    Tan, Cher Ming
    MICROELECTRONICS RELIABILITY, 2010, 50 (9-11) : 1327 - 1331
  • [26] Dual-Metal Double-Gate with Low-k/High-k Oxide Stack Junctionless MOSFET for a Wide Range of Protein Detection: a Fully Electrostatic Based Numerical Approach
    Avik Chattopadhyay
    Suchismita Tewari
    Partha Sarathi Gupta
    Silicon, 2021, 13 : 441 - 450
  • [27] Novel integration process and performances analysis of Low STandby Power (LSTP) 3D Multi-Channel CMOSFET (MCFET) on SOI with Metal/high-K gate stack
    Bernard, E.
    Ernst, T.
    Guillaumot, B.
    Vulliet, N.
    Barral, V.
    Maffini-Alvaro, V.
    Andrieu, F.
    Vizioz, C.
    Campidelli, Y.
    Gautier, P.
    Hartmann, J. M.
    Kies, R.
    Delaye, V.
    Aussenac, F.
    Poiroux, T.
    Coronel, P.
    Souifi, A.
    Skotnicki, T.
    Deleonibus, S.
    2008 SYMPOSIUM ON VLSI TECHNOLOGY, 2008, : 13 - +
  • [28] Numerical analysis by 3D finite element wire bond simulation on Cu/low-K structures
    Viswanath, AGK
    Fang, W
    Zhang, XW
    Ganesh, VP
    Lim, LA
    PROCEEDINGS OF THE 7TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, VOLS. 1 AND 2, 2005, : 215 - 220
  • [29] High-performance III-V MOSFET with nano-stacked high-k gate dielectric and 3D fin-shaped structure
    Szu-Hung Chen
    Wen-Shiang Liao
    Hsin-Chia Yang
    Shea-Jue Wang
    Yue-Gie Liaw
    Hao Wang
    Haoshuang Gu
    Mu-Chun Wang
    Nanoscale Research Letters, 7
  • [30] High-performance III-V MOSFET with nano-stacked high-k gate dielectric and 3D fin-shaped structure
    Chen, Szu-Hung
    Liao, Wen-Shiang
    Yang, Hsin-Chia
    Wang, Shea-Jue
    Liaw, Yue-Gie
    Wang, Hao
    Gu, Haoshuang
    Wang, Mu-Chun
    NANOSCALE RESEARCH LETTERS, 2012, 7