Improvising the Switching Ratio through Low-k / High-k Spacer and Dielectric Gate Stack in 3D FinFET - a Simulation Perspective

被引:0
|
作者
Asharani Samal
Kumar Prasannajit Pradhan
Sushanta Kumar Mohapatra
机构
[1] KIIT University,School of Electronics Engineering
[2] Indian Institute of Information Technology Design and Manufacturing (IIITDM),Department of Electronics & Communication
来源
Silicon | 2021年 / 13卷
关键词
Low-; spacer; High-; spacer; Dual spacer; SiGe source; Gate dielectric; Switching ratio;
D O I
暂无
中图分类号
学科分类号
摘要
This paper extensively studies the spacer technology, including low-k/high-k, single/dual dielectrics on the device performances focusing on the leakage current. The tactical use of a spacer, introduction of a low bandgap material as a pocket on the source side along with the incorporation of gate dielectrics helped in improving the switching ratio effectively. A systematic comparison is made in between the conventional symmetrical single low-k spacer 3D FinFET and the proposed optimized 3D FinFET. Various device architectures are evaluated by showing significant improvements in on current (Ion) and off state leakage (Ioff), leading to a high switching ratio (Ion/Ioff) and the subthreshold slope (SS). An Ion/Ioff of value 1 × 106 indicates sufficient electrostatics to control over the channel, and our study results in ~8 time of this value. These parameters are obtained after the appropriate selection of low-k & high-k spacer length on both sides of the source and drain. The use of SiGe material near the source side to modulate carrier mobility and incorporating high-k gate dielectric to suppress leakage.
引用
收藏
页码:2655 / 2660
页数:5
相关论文
共 50 条
  • [1] Improvising the Switching Ratio through Low-k/High-k Spacer and Dielectric Gate Stack in 3D FinFET - a Simulation Perspective
    Samal, Asharani
    Pradhan, Kumar Prasannajit
    Mohapatra, Sushanta Kumar
    SILICON, 2021, 13 (08) : 2655 - 2660
  • [2] The Effect of Gate Stack and High-K Spacer on Device Performance of a Junctionless GAA FinFET
    Kumar, Bhavya
    Kumar, Ajay
    Chaujar, Rishu
    PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON VLSI DEVICE, CIRCUIT AND SYSTEM (IEEE VLSI DCS 2020), 2020, : 159 - 163
  • [3] Atom probe analysis of a 3D finFET with high-k metal gate
    Gilbert, M.
    Vandervorst, W.
    Koelling, S.
    Kambham, A. K.
    ULTRAMICROSCOPY, 2011, 111 (06) : 530 - 534
  • [4] Simulation and Drain Current Performance analysis of High-K Gate Dielectric FinFET
    M. Aditya
    K. Srinivasa Rao
    K. Girija Sravani
    Koushik Guha
    Silicon, 2022, 14 : 4075 - 4078
  • [5] Simulation and Drain Current Performance analysis of High-K Gate Dielectric FinFET
    Aditya, M.
    Rao, K. Srinivasa
    Sravani, K. Girija
    Guha, Koushik
    SILICON, 2022, 14 (08) : 4075 - 4078
  • [6] Tunnel field effect transistor with increased ON current, low-k spacer and high-k dielectric
    Anghel, Costin
    Chilagani, Prathyusha
    Amara, Amara
    Vladimirescu, Andrei
    APPLIED PHYSICS LETTERS, 2010, 96 (12)
  • [7] Characterization of atomic layer deposited low-k spacer for FDSOI high-k metal gate transistor
    Triyoso, D. H.
    Mulfinger, G. R.
    Hempel, K.
    Tao, H.
    Koehler, F.
    Kang, L.
    Kumar, A.
    McArdle, T.
    Holt, J.
    Child, A. L.
    Straub, S.
    Ludwig, F.
    Chen, Z.
    Kluth, J.
    Carter, R.
    2017 IEEE INTERNATIONAL CONFERENCE ON IC DESIGN AND TECHNOLOGY (ICICDT), 2017,
  • [8] Reliability perspective of high-k gate stack assessed by temperature dependence of dielectric breakdown
    Okada, Kenji
    Horikawa, Tsuyoshi
    Satake, Hideki
    Inumiya, Seiji
    Akasaka, Yasushi
    Ootsuka, Fumio
    Nara, Yasuo
    Ota, Hiroyuki
    Nabatame, Toshihide
    Toriumi, Akira
    2007 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2007, : 34 - +
  • [9] Improved Bias Stress Stability for Low-voltage Polymer OTFTs with Low-k/High-k Bilayer Gate Dielectric
    Tang, Wei
    Zhao, Jiaqing
    Huang, Yukun
    Ding, Li
    Chen, Sujie
    Guo, Xiaojun
    2016 7TH INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN FOR THIN-FILM TRANSISTOR TECHNOLOGIES (CAD-TFT), 2016, : 19 - 19
  • [10] Enhancing Performance of Dual-Gate FinFET with High-K Gate Dielectric Materials in 5 nm Technology: A Simulation Study
    M. V. Ganeswara Rao
    N. Ramanjaneyulu
    Balamurali Pydi
    Umamaheshwar Soma
    K. Rajesh Babu
    Satti Harichandra Prasad
    Transactions on Electrical and Electronic Materials, 2023, 24 : 557 - 569