Triple Metal Extended Source Double Gate Vertical TFET with Boosted DC and Analog/RF Performance for Low Power Applications

被引:0
|
作者
Priyanka Karmakar
Pramit Patil
P. K. Sahu
机构
[1] Department of Electrical Engineering,
[2] National Institute of Technology,undefined
来源
Silicon | 2022年 / 14卷
关键词
TFET; BTBT; Subthreshold slope; Hetero gate dielectric oxide; Line BTBT;
D O I
暂无
中图分类号
学科分类号
摘要
A vertical tunnel FET with triple metal and stacked hetero gate dielectric oxide is proposed. In the structure, the gate imbricates the source. Amid the source section and the gate oxide, there is a thin layer of silicon channel. The channel of the proposed structure is perpendicular which increases the probability of a point and line BTBT at the source-channel intersection. In the proposed structure, the metal gate is split into three segments, with the middle section having a higher work function than the other two metal gate sections. An in-channel potential barrier is created by the dissimilarity in work function and bandgap amid the source-channel and drain-channel interfaces, which regulates the tunneling of electrons and ambipolar current. The hetero gate dielectric oxide helps in improving the DC characteristics (ON-state current and OFF-state current) of the device. The simulation results of the TCAD Sentaurus tool are used to investigate the proposed vertical TFET. The proposed work outperforms the Conventional lateral triple metal TFET in terms of elevated ON-state current (incremented by 1.8 × 102 times) and transconductance (incremented by 1.9 × 102 times), less Subthreshold Slope (decremented by 27 mV/decade), and improved ION/IOFF ratio (incremented by 1.2 × 102 times). The proposed device’s analog/RF behaviour has been evaluated and contrasted with Conventional lateral triple metal TFET; the proposed device surpasses it. The improvement in the RF constraints of the proposed device is as follows: fT, GBP, and TFP are incremented by 1.01 × 102, 2.75 × 102, and 2.12 × 102 times, respectively, and τ is reduced by 1 × 102 times.
引用
收藏
页码:6403 / 6413
页数:10
相关论文
共 50 条
  • [11] Low-K Dielectric Pocket and Workfunction Engineering for DC and Analog/RF Performance Improvement in Dual Material Stack Gate Oxide Double Gate TFET
    Dharmender
    Nigam, Kaushal
    SILICON, 2021, 13 (07) : 2347 - 2356
  • [12] Low-K Dielectric Pocket and Workfunction Engineering for DC and Analog/RF Performance Improvement in Dual Material Stack Gate Oxide Double Gate TFET
    Kaushal Dharmender
    Silicon, 2021, 13 : 2347 - 2356
  • [13] DC and RF/analog performances of dielectric-modulated split-source double gate TFET biosensor: A simulation study
    Dewan, Basudha
    Chaudhary, Shalini
    Singh, Devendrapal
    MATERIALS SCIENCE AND ENGINEERING B-ADVANCED FUNCTIONAL SOLID-STATE MATERIALS, 2025, 313
  • [14] DC and analog/RF performance of C-shaped pocket TFET (CSP-TFET) with fully overlapping gate
    Chen, Zi-Xin
    Liu, Wei-Jing
    Liu, Jiang-Nan
    Wang, Qiu-Hui
    Zhang, Xu-Guo
    Xu, Jie
    Li, Qing-Hua
    Bai, Wei
    Tang, Xiao-Dong
    CHINESE PHYSICS B, 2022, 31 (05)
  • [15] DC and analog/RF performance of C-shaped pocket TFET(CSP-TFET) with fully overlapping gate
    陈子馨
    刘伟景
    刘江南
    王秋蕙
    章徐国
    许洁
    李清华
    白伟
    唐晓东
    Chinese Physics B, 2022, (05) : 817 - 825
  • [16] DC and analog/RF performance optimisation of source pocket dual work function TFET
    Raad, Bhagwan Ram
    Sharma, Dheeraj
    Kondekar, Pravin
    Nigam, Kaushal
    Baronia, Sagar
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2017, 104 (12) : 1992 - 2006
  • [17] Analysis of ONOFIC Technique Using SiGe Heterojunction Double Gate Vertical TFET for Low Power Applications
    Shailendra Singh
    Balwinder Raj
    Silicon, 2021, 13 : 2115 - 2124
  • [18] Analysis of ONOFIC Technique Using SiGe Heterojunction Double Gate Vertical TFET for Low Power Applications
    Singh, Shailendra
    Raj, Balwinder
    SILICON, 2021, 13 (07) : 2115 - 2124
  • [19] DC and Analog/RF Performance Analysis of Gate-Drain Underlapped and Channel Engineered TFET
    Ghosh, Sudipta
    Bose, Sayan
    Anwar, Wahid
    Banerjee, Madhusree
    Venkateswaran, P.
    Sarkar, Subir Kumar
    PROCEEDINGS OF 3RD IEEE CONFERENCE ON VLSI DEVICE, CIRCUIT AND SYSTEM (IEEE VLSI DCS 2022), 2022, : 70 - 74
  • [20] Influence of charge traps on charge plasma-germanium double-gate TFET for RF/Analog & low-power switching applications
    Yadav, Ajeet K.
    Malik, Sambhu P.
    Baghel, Gaurav S.
    Khosla, Robin
    MICROELECTRONICS RELIABILITY, 2024, 153