CNTFET Based Ternary 1-Trit & 2-Trit Comparators for Low Power High-Performance Applications

被引:0
|
作者
Suman Rani
Balwinder Singh
Rekha Devi
机构
[1] I.K.G. Punjab Technical University,ACS Division
[2] Baba Farid College of Engineering & Technolgy,Department of ECE
[3] Centre for Development of Advanced Computing,undefined
[4] Chandigarh University,undefined
关键词
Complementary metal–oxide–semiconductor (CMOS); Carbon nanotube field-effect transistor (CNTFET); Ternary logic. power-delay product (PDP); Comparator;
D O I
暂无
中图分类号
学科分类号
摘要
1-Trit and 2-Trit Ternary comparator circuits using Complementary Metal–Oxide–Semiconductor (CMOS) as well as Carbon Nanotube Field-Effect Transistor (CNTFET) is proposed and investigated for Low Power High-performance applications. The design and simulation are investigated and authenticated using Hailey Simulation Program with Integrated Circuit (HSPICE) with Predictive technology model (PTM) low power 32 nm metal gate/High-K/Strained-Si Model for CMOS and 32 nm Stanford Model for CNTFET. The CNTFET based design is compared with the CMOS design in terms of significant design aspects, specifically delay, Average Power consumption and Power delay product (PDP). A comparison is performed among CMOS and CNTFET based ternary comparator circuits which reveals that CNTFETs can lead to more efficient ternary circuits. In terms of delay and power consumption, the CNTFET based 1-Trit Ternary Comparator performs better than the CMOS based 1-Trit Ternary Comparator as the delay and Average power consumption are reduced by 89.7% and 57.3% in CNTFET type as compared to the CMOS based 1-Trit Ternary Comparator design. Similarly, in the case of the 2-Trit comparator, the CNTFET based design performs better than the CMOS-based design as the delay and Average power consumption are reduced by 88.7% and 42% in the CNTFET type.
引用
收藏
页码:734 / 749
页数:15
相关论文
共 50 条
  • [21] A high-performance,low-power ∑△ ADC for digital audio applications
    罗豪
    韩雁
    张泽松
    韩晓霞
    马绍宇
    应鹏
    朱大中
    半导体学报, 2010, 31 (05) : 114 - 120
  • [22] A high-performance, low-power ∑Δ modulator for digital audio applications
    Ma, Shaoyu
    Han, Yan
    Huang, Xiaowei
    Yang, Liwu
    Pan Tao Ti Hsueh Pao/Chinese Journal of Semiconductors, 2008, 29 (10): : 2050 - 2056
  • [23] Performance Enhancement of Data centers by using low power and high speed CNTFET based SRAM Cell
    Chauhan, Ranjeet Singh
    Mehra, Rajesh
    2019 FIFTH INTERNATIONAL CONFERENCE ON IMAGE INFORMATION PROCESSING (ICIIP 2019), 2019, : 459 - 462
  • [24] A Modified 2:1 Multiplexer-Based Low Power Ternary ALU for IoT Applications
    Allwin Devaraj, S.
    Magdalin Mary, D.
    Kannan, P.
    Esakki Rajavel, S.
    Thangaraj, Cynthia Anbuselvi
    Gurumoorthy, K.B.
    William, Blanie Scrimshaw
    Journal of Engineering Science and Technology Review, 2024, 17 (05) : 104 - 109
  • [25] A Novel Ternary Transistor with Nested Source Design Incorporating Hybrid Switching Mechanism for Low-Power and High-Performance Applications
    Xu, Shaodi
    Luo, Tianyang
    Luo, Jin
    Huang, Ru
    Huang, Qianqian
    2024 IEEE SILICON NANOELECTRONICS WORKSHOP, SNW 2024, 2024, : 69 - 70
  • [26] Low-power and High-performance 5:2 Compressors
    Najafi, Amir
    Najafi, Ardalan
    Mirzakuchaki, Sattar
    2014 22ND IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2014, : 33 - 37
  • [27] A Novel Technique to Design GNRFET Based Ternary Logic Circuits for High-Performance Applications
    Venkatramana, P.
    Basha, Shaik Javid
    Sankarnath, V.
    Rao, Y. Mallikarjuna
    Subramanyam, M.V.
    Russian Microelectronics, 2024, 53 (05) : 492 - 499
  • [28] High-performance low-power smart antenna for smart world applications
    Lysko, Albert A.
    Mofolo, Mofolo
    2014 6TH INTERNATIONAL CONGRESS ON ULTRA MODERN TELECOMMUNICATIONS AND CONTROL SYSTEMS AND WORKSHOPS (ICUMT), 2014, : 480 - 484
  • [29] Vertically integrated SOI circuits for low-power and high-performance applications
    Wei, LQ
    Zhang, RT
    Roy, K
    Chen, ZP
    Janes, DB
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2002, 10 (03) : 351 - 362
  • [30] Benchmarking nanotechnology for high-performance and low-power logic transistor applications
    Chau, R
    Datta, S
    Doczy, M
    Doyle, B
    Jin, J
    Kavalieros, J
    Majumdar, A
    Metz, M
    Radosavljevic, M
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2005, 4 (02) : 153 - 158