A Modified 2:1 Multiplexer-Based Low Power Ternary ALU for IoT Applications

被引:0
|
作者
Allwin Devaraj, S. [1 ]
Magdalin Mary, D. [2 ]
Kannan, P. [1 ]
Esakki Rajavel, S. [3 ]
Thangaraj, Cynthia Anbuselvi [4 ]
Gurumoorthy, K.B. [5 ]
William, Blanie Scrimshaw [6 ]
机构
[1] Department of Electronics and Communication Engineering, Francis Xavier Engineering College, Tamilnadu, Tirunelveli,627003, India
[2] Department of Electrical and Electronics Engineering, Sri Krishna College of Technology, Tamilnadu, Coimbatore,641042, India
[3] Department of Electronics and Communication Engineering, Karpagam Academy of Higher Education, Tamilnadu, Coimbatore,641021, India
[4] Department of Electronics and Communication Engineering, SEA College of Engineering and Technology, Karnataka, Bengaluru,560049, India
[5] Department of Electronics and Communication Engineering, KPR Institute of Engineering and Technology, Tamilnadu, Coimbatore,641407, India
[6] Department of Computer Science and Engineering, Rohini College of Engineering and Technology, Tamilnadu, Kanyakumari,629401, India
关键词
Energy dissipation - Integrated circuit design;
D O I
10.25103/jestr.175.14
中图分类号
学科分类号
摘要
The ternary logic has a benefit over the binary logic which provides a secured solution to achieve a trade-off between the area and power of the design. However, from the structure of the ternary Aritmetic Logic Unit (ALU), it is clear that its architecture increases the area, propagation delay, and power consumption. To overcome this drawback, a loopback algorithm is proposed to achieve low power and high throughput Internet of Things (IoT) processors. The loopback algorithm reduces the number of processing stages in multipliers and adders which can significantly reduce area and power dissipation. The proposed 2:1 multiplexer-based approach reduces the need for a decoder and results in low power consumption. The proposed design will be implemented in Xilinx ISE 13.0 and simulation will be done in Modelsim. The modified Ternary ALU (TALU) performs finer than the previous TALU method. The number of registers used in this architecture is reduced by up to 25% than the existing system therefore there is a reduction in power dissipation. © (2024), (International Hellenic University - School of Science). All rights reserved.
引用
收藏
页码:104 / 109
相关论文
共 50 条
  • [1] A novel multiplexer-based low-power full adder
    Jiang, YT
    Al-Sheraidah, A
    Wang, Y
    Sha, E
    Chung, JG
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2004, 51 (07) : 345 - 348
  • [2] A novel Low Power Multiplexer-Based full adder cell
    Alhalabi, B
    Al-Sheraidah, A
    ICECS 2001: 8TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-III, CONFERENCE PROCEEDINGS, 2001, : 1433 - 1436
  • [3] Design of CNTFET-Based Ternary ALU Using 2:1 Multiplexer Based Approach
    Gadgil, Sharvani
    Vudadha, Chetan
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2020, 19 : 661 - 671
  • [4] A MULTIPLEXER-BASED ARCHITECTURE FOR HIGH-DENSITY, LOW-POWER GATE ARRAYS
    LANDERS, RJ
    MAHANTSHETTI, SS
    LEMONDS, C
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (04) : 392 - 396
  • [5] Power complexity of multiplexer-based optoelectronic crossbar switches
    Szymanski, TH
    Wu, HL
    Gourgy, A
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (05) : 604 - 617
  • [6] High-speed low-power multiplexer-based selector for priority policy
    Chiu, Jih-ching
    Yang, Kai-ming
    COMPUTERS & ELECTRICAL ENGINEERING, 2013, 39 (02) : 202 - 213
  • [7] Low complexity multiplexer-based parallel multiplier of GF(2m)
    Byun, GY
    Kim, HS
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2003, E86D (12) : 2684 - 2690
  • [8] A Regularly Modularized Multiplexer-based Full Adder for Arithmetic Applications
    Tung, Chiou-Kou
    Shieh, Shao-Hui
    Cheng, Ching-Hwa
    APPLIED MATHEMATICS & INFORMATION SCIENCES, 2014, 8 (03): : 1257 - 1265
  • [9] A MULTIPLEXER-BASED ARCHITECTURE FOR HIGH-DENSITY, LOW-POWER GATE ARRAYS
    LANDERS, RJ
    MAHANTSHETTI, SS
    LEMONDS, C
    IEICE TRANSACTIONS ON ELECTRONICS, 1995, E78C (06) : 640 - 644
  • [10] A Low Error and High Performance Multiplexer-Based Truncated Multiplier
    Chang, Chip-Hong
    Satzoda, Ravi Kumar
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2010, 18 (12) : 1767 - 1771