Design of CNTFET-Based Ternary ALU Using 2:1 Multiplexer Based Approach

被引:16
|
作者
Gadgil, Sharvani [1 ]
Vudadha, Chetan [1 ]
机构
[1] Birla Inst Technol & Sci, Dept Elect & Elect Engn, Hyderabad Campus, Hyderabad 500078, India
关键词
CNTFETs; Multivalued logic; Decoding; Multiplexing; Logic gates; Threshold voltage; Adder; ALU; CNTFET; multiplexer; multiplier; subtractor; ternary logic; TRANSISTORS INCLUDING NONIDEALITIES; COMPACT SPICE MODEL; ENERGY-EFFICIENT; LOGIC GATES; CIRCUITS;
D O I
10.1109/TNANO.2020.3018867
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In view of the problems arising due to the scaling of the silicon transistor, different post-silicon, post-binary logic technologies are being explored by researchers. Implementation of Ternary Logic Circuits using Carbon Nanotube Field Effect Transistors (CNTFETs) is one such alternative. CNTFETs are an ideal choice for implementing ternary logic circuits since using CNTFETs multiple threshold voltages can be obtained by changing their physical dimensions. This paper presents a new design for a 2-digit Ternary Arithmetic and Logic Unit (TALU) using CNTFETs. The proposed TALU architecture consists of a function select block, a transmission gate block, and functional modules. In this design, the functional modules are implemented using a 2:1 multiplexer based design approach. This eliminates the need for decoders at the input resulting in lesser number of transistors when compared to existing designs. The proposed 2:1 multiplexer based approach results in lower power consumption in proposed Adder-subtractor and Multiplier modules as compared to existing ones. HSPICE based circuit simulations were performed on the proposed and existing TALU designs. Simulation results show an improvement of up to 96% in power and up to 95% in PDP for the Adder-subtractor and Multiplier modules. An improvement of up to 90% in power and up to 93% in PDP is obtained for the proposed TALU design as compared to the designs existing in the literature.
引用
收藏
页码:661 / 671
页数:11
相关论文
共 50 条
  • [1] Design of CNTFET-based 2-bit ternary ALU for nanoelectronics
    Murotiya, Sneh Lata
    Gupta, Anu
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2014, 101 (09) : 1244 - 1257
  • [2] CNTFET-Based Design of Ternary Arithmetic Modules
    Sharma, Trapti
    Kumre, Laxmi
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2019, 38 (10) : 4640 - 4666
  • [3] CNTFET-Based Design of Ternary Arithmetic Modules
    Trapti Sharma
    Laxmi Kumre
    Circuits, Systems, and Signal Processing, 2019, 38 : 4640 - 4666
  • [4] CNTFET-based ternary address decoder design
    Mohammed, Rawan
    Fouda, Mohammed E.
    Alouani, Ihsen
    Said, Lobna A.
    Radwan, Ahmed G.
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2022, 50 (10) : 3682 - 3691
  • [5] CNTFET-Based Design of Ternary Multiplier using Only Multiplexers
    Jaber, Ramzi A.
    Haidar, Ali M.
    Kassem, Abdallah
    2020 32ND INTERNATIONAL CONFERENCE ON MICROELECTRONICS (ICM), 2020, : 87 - 90
  • [6] Design of CNTFET-Based Ternary and Quaternary Magnitude Comparator
    Anisha Paul
    Buddhadev Pradhan
    Circuits, Systems, and Signal Processing, 2023, 42 : 5634 - 5662
  • [7] Design of CNTFET-Based Ternary and Quaternary Magnitude Comparator
    Paul, Anisha
    Pradhan, Buddhadev
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2023, 42 (09) : 5634 - 5662
  • [8] A Novel CNTFET-Based Ternary Logic Gate Design
    Lin, Sheng
    Kim, Yong-Bin
    Lombardi, Fabrizio
    2009 52ND IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2009, : 435 - 438
  • [9] Design of CNTFET-Based Ternary Control Unit and Memory for a Ternary Processor
    Karthikeyan, S.
    Reddy, Chandra Karan M.
    Monica, Reena P.
    2017 INTERNATIONAL CONFERENCE ON MICROELECTRONIC DEVICES, CIRCUITS AND SYSTEMS (ICMDCS), 2017,
  • [10] CNTFET-Based Design of Dynamic Ternary Full Adder cell
    Murotiya, Sneh Lata
    Gupta, Anu
    Vasishth, Sparsh
    2014 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2014,