Design of CNTFET-Based Ternary ALU Using 2:1 Multiplexer Based Approach

被引:16
|
作者
Gadgil, Sharvani [1 ]
Vudadha, Chetan [1 ]
机构
[1] Birla Inst Technol & Sci, Dept Elect & Elect Engn, Hyderabad Campus, Hyderabad 500078, India
关键词
CNTFETs; Multivalued logic; Decoding; Multiplexing; Logic gates; Threshold voltage; Adder; ALU; CNTFET; multiplexer; multiplier; subtractor; ternary logic; TRANSISTORS INCLUDING NONIDEALITIES; COMPACT SPICE MODEL; ENERGY-EFFICIENT; LOGIC GATES; CIRCUITS;
D O I
10.1109/TNANO.2020.3018867
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In view of the problems arising due to the scaling of the silicon transistor, different post-silicon, post-binary logic technologies are being explored by researchers. Implementation of Ternary Logic Circuits using Carbon Nanotube Field Effect Transistors (CNTFETs) is one such alternative. CNTFETs are an ideal choice for implementing ternary logic circuits since using CNTFETs multiple threshold voltages can be obtained by changing their physical dimensions. This paper presents a new design for a 2-digit Ternary Arithmetic and Logic Unit (TALU) using CNTFETs. The proposed TALU architecture consists of a function select block, a transmission gate block, and functional modules. In this design, the functional modules are implemented using a 2:1 multiplexer based design approach. This eliminates the need for decoders at the input resulting in lesser number of transistors when compared to existing designs. The proposed 2:1 multiplexer based approach results in lower power consumption in proposed Adder-subtractor and Multiplier modules as compared to existing ones. HSPICE based circuit simulations were performed on the proposed and existing TALU designs. Simulation results show an improvement of up to 96% in power and up to 95% in PDP for the Adder-subtractor and Multiplier modules. An improvement of up to 90% in power and up to 93% in PDP is obtained for the proposed TALU design as compared to the designs existing in the literature.
引用
收藏
页码:661 / 671
页数:11
相关论文
共 50 条
  • [31] Effects of Temperature in CNTFET-Based Design of Analog Circuits
    Gelao, G.
    Marani, R.
    Perri, A. G.
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2018, 7 (02) : M16 - M21
  • [32] Novel CNTFET-based reconfigurable logic gate design
    Liu, J.
    O'Connor, I.
    Navarro, D.
    Gaffiot, F.
    2007 44TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2007, : 276 - +
  • [33] Design of a novel CNTFET-based reconfigurable logic gate
    Liu, J.
    O'Connor, I.
    Navarro, D.
    Gaffiot, F.
    IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: EMERGING VLSI TECHNOLOGIES AND ARCHITECTURES, 2007, : 285 - +
  • [34] Physical Design of CNTFET-based Circuits for Yield Improvement
    Beste, Matthias
    Kiamehr, Saman
    Tahoori, Mehdi B.
    2014 IEEE 12TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2014, : 65 - 68
  • [35] Effects of Temperature in CNTFET-Based Design of Digital Circuits
    Gelao, G.
    Marani, R.
    Perri, A. G.
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2018, 7 (03) : M41 - M48
  • [36] 2:1 Multiplexer Based Design for Ternary Logic Circuits
    Vudadha, Chetan
    Katragadda, Sowmya
    Phaneendra, Sai P.
    2013 IEEE ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS & ELECTRONICS (PRIMEASIA), 2013, : 46 - 51
  • [37] Highly-Efficient CNTFET-Based Unbalanced Ternary Logic Gates
    Abbasian, Erfan
    Sofimowloodi, Sobhan
    Sachdeva, Ashish
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2023, 12 (03)
  • [38] A Modified 2:1 Multiplexer-Based Low Power Ternary ALU for IoT Applications
    Allwin Devaraj, S.
    Magdalin Mary, D.
    Kannan, P.
    Esakki Rajavel, S.
    Thangaraj, Cynthia Anbuselvi
    Gurumoorthy, K.B.
    William, Blanie Scrimshaw
    Journal of Engineering Science and Technology Review, 2024, 17 (05) : 104 - 109
  • [39] CNTFET-based design of multi-bit adder circuits
    Talebipour, Neda
    Keshavarzian, Peiman
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2017, 104 (05) : 805 - 820
  • [40] QCA Multiplexer Based Design of Reversible ALU
    Sen, Bibhash
    Dutta, Manojit
    Singh, Dipak K.
    Saran, Divyam
    Sikdar, Biplab K.
    2012 IEEE INTERNATIONAL CONFERENCE ON CIRCUITS AND SYSTEMS (ICCAS), 2012, : 168 - 173