CNTFET Based Ternary 1-Trit & 2-Trit Comparators for Low Power High-Performance Applications

被引:0
|
作者
Suman Rani
Balwinder Singh
Rekha Devi
机构
[1] I.K.G. Punjab Technical University,ACS Division
[2] Baba Farid College of Engineering & Technolgy,Department of ECE
[3] Centre for Development of Advanced Computing,undefined
[4] Chandigarh University,undefined
关键词
Complementary metal–oxide–semiconductor (CMOS); Carbon nanotube field-effect transistor (CNTFET); Ternary logic. power-delay product (PDP); Comparator;
D O I
暂无
中图分类号
学科分类号
摘要
1-Trit and 2-Trit Ternary comparator circuits using Complementary Metal–Oxide–Semiconductor (CMOS) as well as Carbon Nanotube Field-Effect Transistor (CNTFET) is proposed and investigated for Low Power High-performance applications. The design and simulation are investigated and authenticated using Hailey Simulation Program with Integrated Circuit (HSPICE) with Predictive technology model (PTM) low power 32 nm metal gate/High-K/Strained-Si Model for CMOS and 32 nm Stanford Model for CNTFET. The CNTFET based design is compared with the CMOS design in terms of significant design aspects, specifically delay, Average Power consumption and Power delay product (PDP). A comparison is performed among CMOS and CNTFET based ternary comparator circuits which reveals that CNTFETs can lead to more efficient ternary circuits. In terms of delay and power consumption, the CNTFET based 1-Trit Ternary Comparator performs better than the CMOS based 1-Trit Ternary Comparator as the delay and Average power consumption are reduced by 89.7% and 57.3% in CNTFET type as compared to the CMOS based 1-Trit Ternary Comparator design. Similarly, in the case of the 2-Trit comparator, the CNTFET based design performs better than the CMOS-based design as the delay and Average power consumption are reduced by 88.7% and 42% in the CNTFET type.
引用
收藏
页码:734 / 749
页数:15
相关论文
共 50 条
  • [31] Strained SOI technology for high-performance, low-power CMOS applications
    Takagi, S
    Mizuno, T
    Tezuka, T
    Sugiyama, N
    Numata, T
    Usuda, K
    Moriyama, Y
    Nakaharai, S
    Koga, J
    Tanabe, A
    Maeda, T
    2003 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE: DIGEST OF TECHNICAL PAPERS, 2003, 46 : 376 - +
  • [32] Benchmarking nanotechnology for high-performance and low-power logic transistor applications
    Chau, R
    2004 4TH IEEE CONFERENCE ON NANOTECHNOLOGY, 2004, : 3 - 6
  • [33] High-Performance and Low-Power Transistors Based on Anisotropic Monolayer
    Guo, Shiying
    Qu, Hengze
    Zhou, Wenhan
    Yang, Shengyuan A.
    Ang, Yee Sin
    Lu, Jing
    Zeng, Haibo
    Zhang, Shengli
    PHYSICAL REVIEW APPLIED, 2022, 17 (06)
  • [34] Novel programmable FIR filter based on higher radix recoding for low-power and high-performance applications
    Chen, Hsiao-Yun
    Jou, Shyh-Jye
    2007 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOL III, PTS 1-3, PROCEEDINGS, 2007, : 1473 - +
  • [35] A High-Performance Core Micro-Architecture Based on RISC-V ISA for Low Power Applications
    Bora, Satyajit
    Paily, Roy
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2021, 68 (06) : 2132 - 2136
  • [36] High-Performance InSb Based Quantum Well Field Effect Transistors for Low-Power Dissipation Applications
    Ashley, T.
    Emeny, M. T.
    Hayes, D. G.
    Hilton, K. P.
    Jefferies, R.
    Maclean, J. O.
    Smith, S. J.
    Tang, A. W-H.
    Wallis, D. J.
    Webber, P. J.
    2009 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, 2009, : 793 - 796
  • [37] High-Performance 10-Transistor Adder Cell for Low-Power Applications
    Misra, Aishani
    Birla, Shilpi
    Singh, Neha
    Dargar, Shashi Kant
    IETE JOURNAL OF RESEARCH, 2023, 69 (11) : 8318 - 8336
  • [38] A high-performance, low-power Sigma triangle ADC for digital audio applications
    Hao, Luo
    Yan, Han
    Cheung, Ray C. C.
    Han Xiaoxia
    Ma Shaoyu
    Ying Peng
    Zhu Dazhong
    JOURNAL OF SEMICONDUCTORS, 2010, 31 (05) : 0550091 - 0550097
  • [39] SiGe power HBT's for low-voltage, high-performance RF applications
    Burghartz, JN
    Plouchart, JO
    Jenkins, KA
    Webster, CS
    Soyuer, M
    IEEE ELECTRON DEVICE LETTERS, 1998, 19 (04) : 103 - 105
  • [40] Double-gate SOI devices for low-power and high-performance applications
    Roy, K
    Mahmoodi, H
    Mukhopadhyay, S
    Ananthan, H
    Bansal, A
    Cakici, T
    ICCAD-2005: INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, 2005, : 217 - 224