Area and Energy-Efficient 4-2 Compressor Design for Tree Multiplier Implementation

被引:0
|
作者
Shoba Mohan
Nakkeeran Rangaswamy
机构
[1] Pondicherry University,Department of Electronics Engineering
[2] Pondicherry University,School of Engineering and Technology
关键词
4-2 compressor; Multiplier; Speed; Arithmetic circuit;
D O I
暂无
中图分类号
学科分类号
摘要
Redundant gates of 4-2 compressor (hereafter, it is referred as 42C) has been removed by simplification of compressor output Boolean expression, that results in power consumption minimization. Further, the proposed design is implemented in full swing gate diffusion input logic, a low-power design technique with minimum transistor count. To evaluate the performance of existing and proposed compressor designs, they are simulated using SPICE simulation at 45 nm technology model. Also, the area is calculated from their corresponding generated layouts for the same technology model. From the simulation results, it is observed that the proposed compressor has shown performance improvement in terms of power delay product by 45% than the recently reported compressor. Further, to study the performance of proposed compressor in an application environment, a 16-bit multiplier is implemented. Its simulation results confirmed that the performance improvement is consistent in the multiplier too.
引用
收藏
页码:337 / 344
页数:7
相关论文
共 50 条
  • [31] An area- and energy-efficient asynchronous booth multiplier for mobile devices
    Hensley, J
    Lastra, A
    Singh, M
    IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2004, : 18 - 25
  • [32] Fast 4-2 Compressor of Booth Multiplier Circuits for High-Speed RISC Processor
    Yuan, S. C.
    INTERNATIONAL ELECTRONIC CONFERENCE ON COMPUTER SCIENCE, 2008, 1060 : 286 - 288
  • [33] Imprecise 4-2 compressor design used in image processing applications
    Chang, Yen-Jen
    Cheng, Yu-Cheng
    Lin, Yi-Fong
    Liao, Shao-Chi
    Lai, Chun-Hsiang
    Wu, Tung-Chi
    IET CIRCUITS DEVICES & SYSTEMS, 2019, 13 (06) : 848 - 856
  • [34] 4-2 Compressor Design with New XOR-XNOR Module
    Kumar, Sanjeev
    Kumar, Manoj
    2014 FOURTH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING AND COMMUNICATION TECHNOLOGIES (ACCT 2014), 2014, : 106 - +
  • [35] Design and Implementation of Energy Efficient Vedic Multiplier using FPGA
    Patil, Hemangi P.
    Sawant, S. D.
    2015 IEEE INTERNATIONAL CONFERENCE ON INFORMATION PROCESSING (ICIP), 2015, : 206 - 210
  • [36] Significance-Driven Logic Compression for Energy-Efficient Multiplier Design
    Qiqieh, Issa
    Shafik, Rishad
    Tarawneh, Ghaith
    Sokolov, Danil
    Das, Shidhartha
    Yakovlev, Alex
    IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2018, 8 (03) : 417 - 430
  • [37] Implementation of energy-efficient approximate multiplier with guaranteed worst case relative error
    Loukrakpam, Merin
    Choudhury, Madhuchhanda
    MICROELECTRONICS JOURNAL, 2019, 88 : 1 - 8
  • [38] Design and Implementation of High-Speed and Energy-Efficient Variable-Latency Speculating Booth Multiplier (VLSBM)
    Chen, Shin-Kai
    Liu, Chih-Wei
    Wu, Tsung-Yi
    Tsai, An-Chi
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2013, 60 (10) : 2631 - 2643
  • [39] Low-Power Approximate Multiplier With Error Recovery Using a New Approximate 4-2 Compressor
    Strollo, Antonio G. M.
    De Caro, Davide
    Napoli, Ettore
    Petra, Nicola
    Di Meo, Gennaro
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [40] Design of an Energy-Efficient Approximate Compressor for Error-Resilient Multiplications
    Yi, Xilin
    Pei, Haoran
    Zhang, Ziji
    Zhou, Hang
    He, Yajuan
    2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,