Area and Energy-Efficient 4-2 Compressor Design for Tree Multiplier Implementation

被引:0
|
作者
Shoba Mohan
Nakkeeran Rangaswamy
机构
[1] Pondicherry University,Department of Electronics Engineering
[2] Pondicherry University,School of Engineering and Technology
关键词
4-2 compressor; Multiplier; Speed; Arithmetic circuit;
D O I
暂无
中图分类号
学科分类号
摘要
Redundant gates of 4-2 compressor (hereafter, it is referred as 42C) has been removed by simplification of compressor output Boolean expression, that results in power consumption minimization. Further, the proposed design is implemented in full swing gate diffusion input logic, a low-power design technique with minimum transistor count. To evaluate the performance of existing and proposed compressor designs, they are simulated using SPICE simulation at 45 nm technology model. Also, the area is calculated from their corresponding generated layouts for the same technology model. From the simulation results, it is observed that the proposed compressor has shown performance improvement in terms of power delay product by 45% than the recently reported compressor. Further, to study the performance of proposed compressor in an application environment, a 16-bit multiplier is implemented. Its simulation results confirmed that the performance improvement is consistent in the multiplier too.
引用
收藏
页码:337 / 344
页数:7
相关论文
共 50 条
  • [21] VLSI Implementation of High Speed Energy-Efficient Truncated Multiplier
    Vijeyakumar, K. N.
    Elango, S.
    Kalaiselvi, S.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2018, 27 (05)
  • [22] Area, power efficient Vedic multiplier architecture using novel 4:2 compressor
    Swati Shetkar
    Sanjay Koli
    Sādhanā, 48
  • [23] Area, power efficient Vedic multiplier architecture using novel 4:2 compressor
    Shetkar, Swati
    Koli, Sanjay
    SADHANA-ACADEMY PROCEEDINGS IN ENGINEERING SCIENCES, 2023, 48 (04):
  • [24] An energy and area efficient 4:2 compressor based on FinFETs
    Arasteh, Armineh
    Moaiyeri, Mohammad Hossein
    Taheri, MohammadReza
    Navi, Keivan
    Bagherzadeh, Nader
    INTEGRATION-THE VLSI JOURNAL, 2018, 60 : 224 - 231
  • [25] Approximate Multiplier Using Reordered 4-2 Compressor with OR-based Error Compensation
    Xu, Yufeng
    Guo, Yi
    Kimura, Shinji
    2019 IEEE 13TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2019,
  • [26] A fast and energy-efficient hybrid 4–2 compressor for multiplication in nanotechnology
    Mojtaba Maleknejad
    Fazel Sharifi
    Hojjat Sharifi
    The Journal of Supercomputing, 2024, 80 : 11066 - 11088
  • [27] 4-2 compressor of fast booth multiplier for high-speed RISC processor
    Yuan, S. C.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2007, 94 (09) : 869 - 875
  • [28] Energy-Efficient Ternary Multiplier
    Agrawal, Rishi
    Abhijith, Narayanabhatla Savyasachi
    Kumar, Uppugunduru Anil
    Veeramachaneni, Sreehari
    Ahmed, Syed Ershad
    2024 IEEE 6TH INTERNATIONAL CONFERENCE ON AI CIRCUITS AND SYSTEMS, AICAS 2024, 2024, : 382 - 387
  • [29] Design of 4:2 Energy-Efficient Compressor Using Hybrid 1-bit Full Adder
    Singh, Anil
    Kumar, Manish
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2020, 15 (1-2): : 9 - 12
  • [30] Design of efficient binary multiplier architecture using hybrid compressor with FPGA implementation
    Thamizharasan, V.
    Parthipan, V.
    SCIENTIFIC REPORTS, 2024, 14 (01)