Small-area and compact CMOS emulator circuit for CMOS/nanoscale memristor co-design

被引:0
|
作者
SangHak Shin
Jun-Myung Choi
Seongik Cho
Kyeong-Sik Min
机构
[1] Kookmin University,School of Electrical Engineering
[2] Chonbuk National University,Division of Electronics and Information Engineering
关键词
Emulator circuit; CMOS emulator circuit; Memristors; Memristive behavior; Nanoscale memristor memory; CMOS/nanoscale memristor co-design; 85.40.-e; 85.35.-p;
D O I
暂无
中图分类号
学科分类号
摘要
In this paper, a CMOS emulator circuit that can reproduce nanoscale memristive behavior is proposed. The proposed emulator circuit can mimic the pinched hysteresis loops of nanoscale memristor memory's current-voltage relationship without using any resistor array, complicated circuit blocks, etc. that may occupy very large layout area. Instead of using a resistor array, other complicated circuit blocks, etc., the proposed emulator circuit can describe the nanoscale memristor's current-voltage relationship using a simple voltage-controlled resistor, where its resistance can be programmed by the stored voltage at the state variable capacitor. Comparing the layout area between the previous emulator circuit and the proposed one, the layout area of the proposed emulator circuit is estimated to be 32 times smaller than the previous emulator circuit. The proposed CMOS emulator circuit of nanoscale memristor memory will be very useful in developing hybrid circuits of CMOS/nanoscale memristor memory.
引用
收藏
相关论文
共 50 条
  • [41] Nanoscale CMOS Modeling based on Artificial Neural Networks: Design of SRAM Circuit for Reliability
    Song, Yeon-Seob
    Pu, Young-Gun
    Lee, Kang-Yoon
    2022 37TH INTERNATIONAL TECHNICAL CONFERENCE ON CIRCUITS/SYSTEMS, COMPUTERS AND COMMUNICATIONS (ITC-CSCC 2022), 2022, : 605 - 609
  • [42] A 10-bit Low-Power Small-Area High-Swing CMOS DAC
    Przyborowski, Dominik
    Idzik, Marek
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2010, 57 (01) : 292 - 299
  • [43] Circuit, Antenna, and Algorithm Co-Design of CMOS-Integrated Coherent FMCW Radar Sensor for Edge Vital Signs Monitoring
    Fang, Zhongyuan
    Lou, Liheng
    Tang, Kai
    Wang, Wensong
    Zheng, Yuanjin
    2022 IEEE MTT-S INTERNATIONAL MICROWAVE BIOMEDICAL CONFERENCE (IMBIOC), 2022, : 126 - 128
  • [44] Device-Circuit Co-Design and Comparison of Ultra-Low Voltage Tunnel-FET and CMOS Digital Circuits
    Esseni, David
    Alioto, Massimo
    2014 IEEE 12TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2014, : 321 - 324
  • [45] Area efficient layout design of CMOS circuit for high-density ICs
    Mishra, Vimal Kumar
    Chauhan, R. K.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2018, 105 (01) : 73 - 87
  • [46] A Compact Memristor-CMOS Hybrid Look-Up-Table Design and Potential Application in FPGA
    Guo, Yanwen
    Wang, Xiaoping
    Zeng, Zhigang
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2017, 36 (12) : 2144 - 2148
  • [47] A process/physics-based compact model for nonclassical CMOS device and circuit design
    Fossum, JG
    Ge, L
    Chiang, MH
    Trivedi, VP
    Chowdhury, MM
    Mathew, L
    Workman, GO
    Nguyen, BY
    SOLID-STATE ELECTRONICS, 2004, 48 (06) : 919 - 926
  • [48] Design of synthetic quasi-TEM transmission line for CMOS compact integrated circuit
    Chiang, Meng-Ju
    Wu, Hsien-Shun
    Tzuang, Ching-Kuang C.
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2007, 55 (12) : 2512 - 2520
  • [49] Monolithic III-V/CMOS Co-integrated Technology, Scalable Compact Modeling, and Hybrid Circuit Design
    Zhou, Xing
    Chiah, Siau Ben
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 848 - 851
  • [50] A Compact 2T1C and Cryo-2T1C CMOS Memristor Emulator for Neuromorphic and Quantum Computing
    Paul, Sara
    Bhole, Digambar Laxman
    Kavitha, R. K.
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2025, 191