Small-area and compact CMOS emulator circuit for CMOS/nanoscale memristor co-design

被引:0
|
作者
SangHak Shin
Jun-Myung Choi
Seongik Cho
Kyeong-Sik Min
机构
[1] Kookmin University,School of Electrical Engineering
[2] Chonbuk National University,Division of Electronics and Information Engineering
关键词
Emulator circuit; CMOS emulator circuit; Memristors; Memristive behavior; Nanoscale memristor memory; CMOS/nanoscale memristor co-design; 85.40.-e; 85.35.-p;
D O I
暂无
中图分类号
学科分类号
摘要
In this paper, a CMOS emulator circuit that can reproduce nanoscale memristive behavior is proposed. The proposed emulator circuit can mimic the pinched hysteresis loops of nanoscale memristor memory's current-voltage relationship without using any resistor array, complicated circuit blocks, etc. that may occupy very large layout area. Instead of using a resistor array, other complicated circuit blocks, etc., the proposed emulator circuit can describe the nanoscale memristor's current-voltage relationship using a simple voltage-controlled resistor, where its resistance can be programmed by the stored voltage at the state variable capacitor. Comparing the layout area between the previous emulator circuit and the proposed one, the layout area of the proposed emulator circuit is estimated to be 32 times smaller than the previous emulator circuit. The proposed CMOS emulator circuit of nanoscale memristor memory will be very useful in developing hybrid circuits of CMOS/nanoscale memristor memory.
引用
收藏
相关论文
共 50 条
  • [21] Area-Efficient and Reliable Error Correcting Code Circuit Based on Hybrid CMOS/Memristor Circuit
    Ishizaka, Mamoru
    Shintani, Michihiro
    Inoue, Michiko
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2020, 36 (04): : 537 - 546
  • [22] Area-Efficient and Reliable Error Correcting Code Circuit Based on Hybrid CMOS/Memristor Circuit
    Mamoru Ishizaka
    Michihiro Shintani
    Michiko Inoue
    Journal of Electronic Testing, 2020, 36 : 537 - 546
  • [23] Co-Design of a MEMS-CMOS Autonomous Switched Oscillator
    Torri, Guilherme Brondani
    Bienstman, Jan
    Rottenberg, Xavier
    Tilmans, Harrie A. C.
    Van Hoof, Chris
    Puers, Robert
    2015 SYMPOSIUM ON DESIGN, TEST, INTEGRATION AND PACKAGING OF MEMS/MOEMS (DTIP), 2015,
  • [24] Area-Efficient and Reliable Hybrid CMOS/Memristor ECC Circuit for ReRAM Storage
    Ishizaka, Mamoru
    Shintani, Michihiro
    Inoue, Michiko
    2018 IEEE 27TH ASIAN TEST SYMPOSIUM (ATS), 2018, : 167 - 172
  • [25] Co-Design of a CMOS Rectifier and Small Loop Antenna for Highly Sensitive RF Energy Harvesters
    Stoopman, Mark
    Keyrouz, Shady
    Visser, Hubregt J.
    Philips, Kathleen
    Serdijn, Wouter A.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (03) : 622 - 634
  • [26] Small-area CMOS RF distributed mixer using multi-port inductors
    Yammouch, Tackya
    Okada, Kenichi
    Masu, Kazuya
    2007 TOPICAL MEETING ON SILICON MONOLITHIC INTEGRATED CIRCUITS IN RF SYSTEMS, DIGEST OF PAPERS, 2007, : 123 - +
  • [27] Small-area, periodically-refreshed DAC array in 45 nm SOI CMOS
    Kossel, M.
    ELECTRONICS LETTERS, 2010, 46 (23) : 1545 - 1546
  • [28] Development of Low-Noise Small-Area 24 GHz CMOS Radar Sensor
    Yoon, Min
    Ryu, Jee-Youl
    JOURNAL OF SENSORS, 2016, 2016
  • [29] Small-area CMOS RF distributed mixer using multi-port inductors
    Sadoshima, Susumu
    Fukuda, Satoshi
    Yammtouch, Tackya
    Ito, Hiroyuki
    Okada, Kenichi
    Masu, Kazuya
    2008 ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2008, : 5 - +
  • [30] RF-ESD co-design for high performance CMOS LNAs
    Leroux, P
    Steyaert, M
    ANALOG CIRCUIT DESIGN: FRACTIONAL-N SYNTHESIZERS, DESIGN FOR ROBUSTNESS, LINE AND BUS DRIVERS, 2003, : 207 - 226