Small-area and compact CMOS emulator circuit for CMOS/nanoscale memristor co-design

被引:0
|
作者
SangHak Shin
Jun-Myung Choi
Seongik Cho
Kyeong-Sik Min
机构
[1] Kookmin University,School of Electrical Engineering
[2] Chonbuk National University,Division of Electronics and Information Engineering
关键词
Emulator circuit; CMOS emulator circuit; Memristors; Memristive behavior; Nanoscale memristor memory; CMOS/nanoscale memristor co-design; 85.40.-e; 85.35.-p;
D O I
暂无
中图分类号
学科分类号
摘要
In this paper, a CMOS emulator circuit that can reproduce nanoscale memristive behavior is proposed. The proposed emulator circuit can mimic the pinched hysteresis loops of nanoscale memristor memory's current-voltage relationship without using any resistor array, complicated circuit blocks, etc. that may occupy very large layout area. Instead of using a resistor array, other complicated circuit blocks, etc., the proposed emulator circuit can describe the nanoscale memristor's current-voltage relationship using a simple voltage-controlled resistor, where its resistance can be programmed by the stored voltage at the state variable capacitor. Comparing the layout area between the previous emulator circuit and the proposed one, the layout area of the proposed emulator circuit is estimated to be 32 times smaller than the previous emulator circuit. The proposed CMOS emulator circuit of nanoscale memristor memory will be very useful in developing hybrid circuits of CMOS/nanoscale memristor memory.
引用
收藏
相关论文
共 50 条
  • [31] A SOC/SOP Co-design approach for mmW CMOS in QFN Technology
    Laskar, J.
    Pinel, S.
    Sarkar, S.
    Sen, P.
    Perunama, B.
    Dawn, D.
    Yeh, D.
    Barale, F.
    PROCEEDINGS OF THE IEEE 2008 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2008, : 73 - 80
  • [32] Design of Small-area and Low-power Expanded-PWM Using Adiabatic Dynamic CMOS Logic for 12-step Dimming Control Circuit
    Yoshida K.
    Cho S.-I.
    Yokoyama M.
    IEEJ Transactions on Electronics, Information and Systems, 2021, 141 (12) : 1286 - 1295
  • [33] Small Area and Low Power Hybrid CMOS-Memristor Based FIFO for NoC
    Elbtity, Mohammed E.
    Radwan, Ahmed G.
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [34] Low-power and Small-area Transimpedance Amplifier with Active Inductor in 65 nm CMOS
    Masuda, Takao
    Takahashi, Yasuhiro
    2024 IEEE THE 20TH ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, APCCAS 2024, 2024, : 585 - 589
  • [35] Device and Circuit Co-Design Robustness Studies in the Subthreshold Logic for Ultralow-Power Applications for 32 nm CMOS
    Vaddi, Ramesh
    Dasgupta, S.
    Agarwal, R. P.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2010, 57 (03) : 654 - 664
  • [36] Circuit and Layout Co-Design for ESD Protection in Bipolar-CMOS-DMOS (BCD) High-Voltage Process
    Chen, Wen-Yi
    Ker, Ming-Dou
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (05) : 1039 - 1047
  • [37] Design Flow for Hybrid CMOS/Memristor Systems-Part II: Circuit Schematics and Layout
    Maheshwari, Sachin
    Stathopoulos, Spyros
    Wang, Jiaqi
    Serb, Alexander
    Pan, Yihan
    Mifsud, Andrea
    Leene, Lieuwe B.
    Shen, Jiawei
    Papavassiliou, Christos
    Constandinou, Timothy G.
    Prodromakis, Themistoklis
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2021, 68 (12) : 4876 - 4888
  • [38] An Algorithm Architecture Co-Design for CMOS Compressive High Dynamic Range Imaging
    Guicquero, William
    Dupret, Antoine
    Vandergheynst, Pierre
    IEEE TRANSACTIONS ON COMPUTATIONAL IMAGING, 2016, 2 (03) : 190 - 203
  • [39] CMOS/nano co-design for crossbar-based molecular electronic systems
    Ziegler, MM
    Stan, MR
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2003, 2 (04) : 217 - 230
  • [40] 60GHz CMOS/PCB Co-Design And Phased Array Technology
    Laskar, J.
    Pinel, S.
    Sarkar, S.
    Sen, P.
    Perunama, B.
    Leung, M.
    Dawn, D.
    Yeh, D.
    Barale, F.
    Chuang, K.
    Iyer, G.
    Lee, J-H.
    Melet, P.
    PROCEEDINGS OF THE IEEE 2009 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2009, : 453 - 458