Small-area and compact CMOS emulator circuit for CMOS/nanoscale memristor co-design

被引:0
|
作者
SangHak Shin
Jun-Myung Choi
Seongik Cho
Kyeong-Sik Min
机构
[1] Kookmin University,School of Electrical Engineering
[2] Chonbuk National University,Division of Electronics and Information Engineering
关键词
Emulator circuit; CMOS emulator circuit; Memristors; Memristive behavior; Nanoscale memristor memory; CMOS/nanoscale memristor co-design; 85.40.-e; 85.35.-p;
D O I
暂无
中图分类号
学科分类号
摘要
In this paper, a CMOS emulator circuit that can reproduce nanoscale memristive behavior is proposed. The proposed emulator circuit can mimic the pinched hysteresis loops of nanoscale memristor memory's current-voltage relationship without using any resistor array, complicated circuit blocks, etc. that may occupy very large layout area. Instead of using a resistor array, other complicated circuit blocks, etc., the proposed emulator circuit can describe the nanoscale memristor's current-voltage relationship using a simple voltage-controlled resistor, where its resistance can be programmed by the stored voltage at the state variable capacitor. Comparing the layout area between the previous emulator circuit and the proposed one, the layout area of the proposed emulator circuit is estimated to be 32 times smaller than the previous emulator circuit. The proposed CMOS emulator circuit of nanoscale memristor memory will be very useful in developing hybrid circuits of CMOS/nanoscale memristor memory.
引用
收藏
相关论文
共 50 条
  • [1] Small-area and compact CMOS emulator circuit for CMOS/nanoscale memristor co-design
    Shin, SangHak
    Choi, Jun-Myung
    Cho, Seongik
    Min, Kyeong-Sik
    NANOSCALE RESEARCH LETTERS, 2013, 8
  • [2] A Compact CMOS Memristor Emulator Circuit and its Applications
    Saxena, Vishal
    2018 IEEE 61ST INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2018, : 190 - 193
  • [3] A Unified Approach for Trap-Aware Device/Circuit Co-Design in Nanoscale CMOS Technology
    Wang, Runsheng
    Luo, Mulong
    Guo, Shaofeng
    Huang, Ru
    Liu, Changze
    Zou, Jibin
    Wang, Jianping
    Wu, Jingang
    Xu, Nuo
    Wong, Waisum
    Yu, Scott
    Wu, Hanming
    Lee, Shiuh-Wuu
    Wang, Yangyuan
    2013 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2013,
  • [4] Small-area inductor for silicon CMOS chips
    Sugawara, H
    Okada, K
    Masu, K
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2005, 44 (4B): : 2766 - 2769
  • [5] Small-area inductor for silicon CMOS chips
    Sugawara, H. (sugawara@lsi.pi.titech.ac.jp), 1600, Japan Society of Applied Physics (44):
  • [6] Device Circuit Co-Design Issues in Vertical Nanowire CMOS Platform
    Maheshwaram, Satish
    Manhas, S. K.
    Kaushal, Gaurav
    Anand, Bulusu
    Singh, Navab
    IEEE ELECTRON DEVICE LETTERS, 2012, 33 (07) : 934 - 936
  • [7] A case for CMOS/nano co-design
    Ziegler, MM
    Stan, MR
    IEEE/ACM INTERNATIONAL CONFERENCE ON CAD-02, DIGEST OF TECHNICAL PAPERS, 2002, : 348 - 352
  • [8] Analog Circuit Design in Nanoscale CMOS Technologies
    Lewyn, Lanny L.
    Ytterdal, Trond
    Wulff, Carsten
    Martin, Kenneth
    PROCEEDINGS OF THE IEEE, 2009, 97 (10) : 1687 - 1714
  • [9] A Novel CMOS-Memristor Based Inverter Circuit Design
    Abdoli, Behrooz
    Amirsoleimani, Amirali
    Shamsi, Jafar
    Mohammadi, Karim
    Ahmadi, Arash
    2014 22ND IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2014, : 371 - 376
  • [10] Analog Circuit Design in Nanoscale CMOS Technologies Introduction
    O'Donnell, Richard
    PROCEEDINGS OF THE IEEE, 2009, 97 (10) : 1684 - 1686