A Low-Power Memory-Efficient Resampling Architecture for Particle Filters

被引:0
|
作者
Shao-Hua Hong
Zhi-Guo Shi
Ji-Ming Chen
Kang-Sheng Chen
机构
[1] Zhejiang University,College of Information Science and Engineering
关键词
Particle filters; Resampling; Hardware architecture; Memory-efficient; Low-power design; Bearings-only tracking;
D O I
暂无
中图分类号
学科分类号
摘要
In this paper, we propose a compact threshold-based resampling algorithm and architecture for efficient hardware implementation of particle filters (PFs). By using a simple threshold-based scheme, this resampling algorithm can reduce the complexity of hardware implementation and power consumption. Simulation results indicate that this algorithm has approximately equal performance with the traditional systematic resampling (SR) algorithm when the root-mean-square error (RMSE) and lost track are considered. Experimental comparison of the proposed hardware architecture with those based on the SR and the residual systematic resampling (RSR) algorithms was conducted on a Xilinx Virtex-II Pro field programmable gate array (FPGA) platform in the bearings-only tracking context, and the results establish the superiority of the proposed architecture in terms of high memory efficiency, low power consumption, and low latency.
引用
收藏
页码:155 / 167
页数:12
相关论文
共 50 条
  • [31] Low-power shared memory architecture power mode for mobile system-on-chip
    Kim, Junghwa
    Huh, Jun-Ho
    Kim, Soo-Yong
    Kim, Suk Won
    Yang, Joon-Sung
    IEICE ELECTRONICS EXPRESS, 2014, 11 (08):
  • [32] Memory-Efficient Hierarchical Neural Architecture Search for Image Restoration
    Haokui Zhang
    Ying Li
    Hao Chen
    Chengrong Gong
    Zongwen Bai
    Chunhua Shen
    International Journal of Computer Vision, 2022, 130 : 157 - 178
  • [33] Memory-Efficient Architecture for Contrast Enhancement and Integral Image Computation
    Kim, Dongsub
    Hyun, Jongkil
    Moon, Byungin
    2020 INTERNATIONAL CONFERENCE ON ELECTRONICS, INFORMATION, AND COMMUNICATION (ICEIC), 2020,
  • [34] Memory-Efficient Hierarchical Neural Architecture Search for Image Restoration
    Zhang, Haokui
    Li, Ying
    Chen, Hao
    Gong, Chengrong
    Bai, Zongwen
    Shen, Chunhua
    INTERNATIONAL JOURNAL OF COMPUTER VISION, 2022, 130 (01) : 157 - 178
  • [35] Memory-Efficient Hierarchical Neural Architecture Search for Image Denoising
    Zhang, Haokui
    Li, Ying
    Chen, Hao
    Shen, Chunhua
    2020 IEEE/CVF CONFERENCE ON COMPUTER VISION AND PATTERN RECOGNITION (CVPR), 2020, : 3654 - 3663
  • [36] Novel low-latency low-power Viterbi decoder traceback memory architecture
    Morling, RCS
    Haron, N
    MELECON 2004: PROCEEDINGS OF THE 12TH IEEE MEDITERRANEAN ELECTROTECHNICAL CONFERENCE, VOLS 1-3, 2004, : 179 - 183
  • [37] Low-Power Low-Latency Optical Network Architecture for Memory Access Communication
    Wang, Yue
    Gu, Huaxi
    Wang, Kang
    Yang, Yintang
    Wang, Kun
    JOURNAL OF OPTICAL COMMUNICATIONS AND NETWORKING, 2016, 8 (10) : 757 - 764
  • [38] Towards Memory-Efficient Processing-in-Memory Architecture for Convolutional Neural Networks
    Wang, Yi
    Zhang, Mingxu
    Yang, Jing
    ACM SIGPLAN NOTICES, 2017, 52 (05) : 81 - 90
  • [39] Memory-Efficient On-the-Fly Voxelization and Rendering of Particle Data
    Zirr, Tobias
    Dachsbacher, Carsten
    IEEE TRANSACTIONS ON VISUALIZATION AND COMPUTER GRAPHICS, 2018, 24 (02) : 1155 - 1166
  • [40] An efficient architecture for distributed resampling for high-speed particle filtering
    Shabany, Mahdi
    Gulak, P. Glenn
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 3422 - +