A Low-Power Memory-Efficient Resampling Architecture for Particle Filters

被引:0
|
作者
Shao-Hua Hong
Zhi-Guo Shi
Ji-Ming Chen
Kang-Sheng Chen
机构
[1] Zhejiang University,College of Information Science and Engineering
关键词
Particle filters; Resampling; Hardware architecture; Memory-efficient; Low-power design; Bearings-only tracking;
D O I
暂无
中图分类号
学科分类号
摘要
In this paper, we propose a compact threshold-based resampling algorithm and architecture for efficient hardware implementation of particle filters (PFs). By using a simple threshold-based scheme, this resampling algorithm can reduce the complexity of hardware implementation and power consumption. Simulation results indicate that this algorithm has approximately equal performance with the traditional systematic resampling (SR) algorithm when the root-mean-square error (RMSE) and lost track are considered. Experimental comparison of the proposed hardware architecture with those based on the SR and the residual systematic resampling (RSR) algorithms was conducted on a Xilinx Virtex-II Pro field programmable gate array (FPGA) platform in the bearings-only tracking context, and the results establish the superiority of the proposed architecture in terms of high memory efficiency, low power consumption, and low latency.
引用
收藏
页码:155 / 167
页数:12
相关论文
共 50 条
  • [1] A Low-Power Memory-Efficient Resampling Architecture for Particle Filters
    Hong, Shao-Hua
    Shi, Zhi-Guo
    Chen, Ji-Ming
    Chen, Kang-Sheng
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2010, 29 (01) : 155 - 167
  • [2] Design of low-power memory-efficient viterbi decoder
    Chen, Lupin
    He, Jinjin
    Wang, Zhongfeng
    2007 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS, VOLS 1 AND 2, 2007, : 132 - 135
  • [3] A Memory-efficient Hand Segmentation Architecture for Hand Gesture Recognition in Low-power Mobile Devices
    Choi, Sungpill
    Park, Seongwook
    Yoo, Hoi-Jun
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2017, 17 (03) : 473 - 482
  • [4] PARTICLE STATE COMPRESSION SCHEME FOR CENTRALIZED MEMORY-EFFICIENT PARTICLE FILTERS
    Tian, Qinglin
    Pan, Yun
    Yan, Xiaolang
    Zheng, Ning
    Huan, Ruohong
    2013 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING (ICASSP), 2013, : 2577 - 2581
  • [5] A Memory-Efficient Architecture for Low Latency Viterbi Decoders
    Tang, Yun-Ching
    Hu, Do-Chen
    Wei, Weiyi
    Lin, Wen-Chung
    Lin, Hongchin
    2009 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2009, : 335 - 338
  • [6] EFFICIENT DISTRIBUTED RESAMPLING FOR PARTICLE FILTERS
    Balasingam, Balakumar
    Bolic, Miodrag
    Djuric, Petar M.
    Miguez, Joaquin
    2011 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, 2011, : 3772 - 3775
  • [7] An efficient low-power bus architecture
    Rjoub, A
    Nikolaidis, S
    Koufopavlou, O
    Stouraitis, T
    ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 1864 - 1867
  • [8] HIERARCHICAL RESAMPLING ARCHITECTURE FOR DISTRIBUTED PARTICLE FILTERS
    Zheng, Ning
    Pan, Yun
    Yan, Xiaolang
    Huan, Ruohong
    2012 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING (ICASSP), 2012, : 1565 - 1568
  • [9] Generalized Division-Free Architecture and Compact Memory Structure for Resampling in Particle Filters
    Alam, Syed Asad
    Gustafsson, Oscar
    2015 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN (ECCTD), 2015, : 416 - 419
  • [10] Hierarchical Resampling Algorithm and Architecture for Distributed Particle Filters
    Yun Pan
    Ning Zheng
    Qinglin Tian
    Xiaolang Yan
    Ruohong Huan
    Journal of Signal Processing Systems, 2013, 71 : 237 - 246