A Low-Power Memory-Efficient Resampling Architecture for Particle Filters

被引:0
|
作者
Shao-Hua Hong
Zhi-Guo Shi
Ji-Ming Chen
Kang-Sheng Chen
机构
[1] Zhejiang University,College of Information Science and Engineering
关键词
Particle filters; Resampling; Hardware architecture; Memory-efficient; Low-power design; Bearings-only tracking;
D O I
暂无
中图分类号
学科分类号
摘要
In this paper, we propose a compact threshold-based resampling algorithm and architecture for efficient hardware implementation of particle filters (PFs). By using a simple threshold-based scheme, this resampling algorithm can reduce the complexity of hardware implementation and power consumption. Simulation results indicate that this algorithm has approximately equal performance with the traditional systematic resampling (SR) algorithm when the root-mean-square error (RMSE) and lost track are considered. Experimental comparison of the proposed hardware architecture with those based on the SR and the residual systematic resampling (RSR) algorithms was conducted on a Xilinx Virtex-II Pro field programmable gate array (FPGA) platform in the bearings-only tracking context, and the results establish the superiority of the proposed architecture in terms of high memory efficiency, low power consumption, and low latency.
引用
收藏
页码:155 / 167
页数:12
相关论文
共 50 条
  • [21] Highly Efficient Test Architecture for Low-Power AI Accelerators
    Ibtesam, Muhammad
    Solangi, Umair Saeed
    Kim, Jinuk
    Ansari, Muhammad Adil
    Park, Sungju
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2022, 41 (08) : 2728 - 2738
  • [22] Towards Memory-Efficient Allocation of CNNs on Processing-in-Memory Architecture
    Wang, Yi
    Chen, Weixuan
    Yang, Jing
    Li, Tao
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2018, 29 (06) : 1428 - 1441
  • [23] An Algorithm for the Design of Low-Power Hardware-Efficient FIR Filters
    Aktan, Mustafa
    Yurdakul, Arda
    Duendar, Guenhan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2008, 55 (06) : 1536 - 1545
  • [24] A low-power LFSR architecture
    Huang, TC
    Lee, KJ
    10TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2001, : 470 - 470
  • [25] Ghost Reservoir: A Memory-Efficient Low-Power and Real-Time Neuromorphic Processor of Liquid State Machine With On-Chip Learning
    Shi, Cong
    Fu, Xiang
    Wang, Haibing
    Lin, Yingcheng
    Jiang, Ying
    Liu, Liyuan
    Wu, Nanjian
    Tian, Min
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2024, 71 (10) : 4526 - 4530
  • [26] A memory-efficient block-wise MAP decoder architecture
    Kim, S
    Hwang, SY
    Kang, MJ
    ETRI JOURNAL, 2004, 26 (06) : 615 - 621
  • [27] AutoDerain: Memory-efficient Neural Architecture Search for Image Deraining
    Fu, Jun
    Hou, Chen
    Chen, Zhibo
    2021 INTERNATIONAL CONFERENCE ON VISUAL COMMUNICATIONS AND IMAGE PROCESSING (VCIP), 2021,
  • [28] PertNAS: Architectural Perturbations for Memory-Efficient Neural Architecture Search
    Ahmad, Afzal
    Xie, Zhiyao
    Zhang, Wei
    2023 60TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, DAC, 2023,
  • [29] A Memory-Efficient IDMA Architecture Based on On-the-Fly Despreading
    Kong, Byeong Yong
    Park, In-Cheol
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (11) : 3327 - 3337
  • [30] Memory-Efficient Architecture for Hysteresis Thresholding and Object Feature Extraction
    Najjar, Mayssaa A.
    Karlapudi, Swetha
    Bayoumi, Magdy A.
    IEEE TRANSACTIONS ON IMAGE PROCESSING, 2011, 20 (12) : 3566 - 3579