Review of FinFET Devices and Perspective on Circuit Design Challenges

被引:0
|
作者
Ravindra Kumar Maurya
Brinda Bhowmick
机构
[1] NIT Silchar,Department of Electronics and Communication Engineering
来源
Silicon | 2022年 / 14卷
关键词
Short Channel Effects (SCE); Patterning and shape of Fin; Design of SRAM and circuit challenges; FinFET domino circuits;
D O I
暂无
中图分类号
学科分类号
摘要
In recent technology, the demand for 3D multiple-gate MOSFETs such as FinFETs increase. In this paper, FinFETs are explored and reviewed. The scaling of planar MOSFET below 32nm technology increases the short channel effects (SCE). To improve the concert in low-power VLSI logic circuits and reduced the SCEs, we need enhanced gate controlling over the channel by using multigate technology. Here, we have discussed numerous architecture of FINFET, the threshold voltage (Vth) and supply voltage (Vdd) optimization, optimization of fin configuration, and low power technique for FinFET domino circuits.
引用
收藏
页码:5783 / 5791
页数:8
相关论文
共 50 条
  • [1] Review of FinFET Devices and Perspective on Circuit Design Challenges
    Maurya, Ravindra Kumar
    Bhowmick, Brinda
    SILICON, 2022, 14 (11) : 5783 - 5791
  • [2] FinFET for mmWave - Technology and Circuit Design Challenges
    Callender, Steven
    Shin, Woorim
    Lee, Hyung-jin
    Pellerano, Stefano
    Hull, Christopher
    2018 IEEE BICMOS AND COMPOUND SEMICONDUCTOR INTEGRATED CIRCUITS AND TECHNOLOGY SYMPOSIUM (BCICTS), 2018, : 168 - 173
  • [3] Recent Trend of FinFET Devices and its Challenges: A Review
    Pal, Ravi Shankar
    Sharma, Savitesh
    Dasgupta, S.
    2017 CONFERENCE ON EMERGING DEVICES AND SMART SYSTEMS (ICEDSS), 2017, : 150 - 154
  • [4] FinFET Device Circuit Co-Design: Issues and Challenges
    Dasgupta, S.
    Anand, B.
    2015 28TH INTERNATIONAL CONFERENCE ON VLSI DESIGN (VLSID), 2015, : 12 - 13
  • [5] Design possibilities and challenges of DNN models: a review on the perspective of end devices
    Hussain, Hanan
    Tamizharasan, P. S.
    Rahul, C. S.
    ARTIFICIAL INTELLIGENCE REVIEW, 2022, 55 (07) : 5109 - 5167
  • [6] Design possibilities and challenges of DNN models: a review on the perspective of end devices
    Hanan Hussain
    P. S. Tamizharasan
    C. S. Rahul
    Artificial Intelligence Review, 2022, 55 : 5109 - 5167
  • [7] Design Guidelines of Stochastic Computing Based on FinFET: A Technology-Circuit Perspective
    Zhang, Yawen
    Wang, Runsheng
    Jiang, Xiaobo
    Lin, Zhenghan
    Guo, Shaofeng
    Zhang, Zhe
    Zhang, Zherui
    Huang, Ru
    2017 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2017,
  • [8] Miniaturized Electronic Circuit Design Challenges for Ingestible Devices
    Van Helleputte, Nick
    Even, Aniek J. G.
    Leonardi, Francesca
    Stanzione, Stefano
    Song, Minyoung
    Garripoli, Carmine
    Sijbers, Wim
    Liu, Yao-Hong
    Van Hoof, Chris
    JOURNAL OF MICROELECTROMECHANICAL SYSTEMS, 2020, 29 (05) : 645 - 652
  • [9] FinFET SRAM Design Challenges
    Burnett, David
    Parihar, Sanjay
    Ramamurthy, Hema
    Balasubramanian, Sriram
    2014 IEEE INTERNATIONAL CONFERENCE ON IC DESIGN & TECHNOLOGY (ICICDT), 2014,
  • [10] Width quantization aware FinFET circuit design
    Gu, Jie
    Keane, John
    Sapatnekar, Sachin
    Kim, Chris
    PROCEEDINGS OF THE IEEE 2006 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2006, : 337 - 340