A Memory Reliability Enhancement Technique for Multi Bit Upsets

被引:0
|
作者
Alexandre Chabot
Ihsen Alouani
Réda Nouacer
Smail Niar
机构
[1] Université Polytechnique Hauts-de-France,LAMIH, UMR CNRS
[2] CEA-LIST,IEMN, UMR CNRS
[3] Université Polytechnique Hauts-de-France,undefined
来源
关键词
Reliability; MBU; Fault injection; Memory;
D O I
暂无
中图分类号
学科分类号
摘要
Technological advances allow the production of increasingly complex electronic systems. Nevertheless, technology and voltage scaling increased dramatically the susceptibility of new devices not only to Single Bit Upsets (SBU), but also to Multiple Bit Upsets (MBU). In safety critical applications, it is mandatory to provide fault-tolerant systems, providing high reliability while meeting applications requirements. The problem of reliability is particularly expressed within the memory which represents more than 80 % of systems on chips. To tackle this problem we propose a new memory reliability techniques referred to as DPSR: Double Parity Single Redundancy. DPSR is designed to enhance computing systems resilience to SBU and MBU. Based on a thorough fault injection experiments, DPSR shows promising results; It detects and corrects more than 99.6 % of encountered MBU and has an average time overhead of less than 3 %.
引用
收藏
页码:439 / 459
页数:20
相关论文
共 50 条
  • [31] A Hybrid Technique Based on ECC and Hardened Cells for Tolerating Random Multiple-Bit Upsets in SRAM Arrays
    Gil-Tomas, Daniel
    Saiz-Adalid, Luis J.
    Gracia-Moran, Joaquin
    Baraza-Calvo, J. Carlos
    Gil-Vicente, Pedro J.
    IEEE ACCESS, 2024, 12 : 70662 - 70675
  • [32] Improved Error Detection and Correction for Memory Reliability against Multiple Cell Upsets using DMC & PMC
    Manoj, S.
    Babu, C.
    2016 IEEE ANNUAL INDIA CONFERENCE (INDICON), 2016,
  • [33] Write Assist Circuit to Cater Reliability and Floating Bit Line Problem of Negative Bit Line Assist Technique for Single or Multiport Static Random Access Memory
    Dhori, Kedar Janardan
    Kumar, Vinay
    Rawat, Harsh
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (11) : 2350 - 2356
  • [34] Intrinsic Capacitance based Multi bit Computing in Memory
    Lee, Young Kyu
    Yeo, Minjune
    Cho, Seokhee
    Jung, Seong-Ook
    18TH INTERNATIONAL SOC DESIGN CONFERENCE 2021 (ISOCC 2021), 2021, : 361 - 362
  • [35] Design of Asynchronous Multi-Bit OTP Memory
    Choi, Chul-Ho
    Lee, Jae-Hyung
    Kim, Tae-Hoon
    Shim, Oe-Yong
    Hwang, Yoon-Geum
    Ahn, Kwang-Seon
    Ha, Pan-Bong
    Kim, Young-Hee
    IEICE TRANSACTIONS ON ELECTRONICS, 2009, E92C (01) : 173 - 177
  • [36] A Memristor as Multi-Bit Memory: Feasibility Analysis
    Bass, Ori
    Fish, Alexander
    Naveh, Doron
    RADIOENGINEERING, 2015, 24 (02) : 425 - 430
  • [37] Modeling Application-Level Soft Error Effects for Single-Event Multi-Bit Upsets
    Cho, Hyungmin
    Kwon, Kon-Woo
    IEEE ACCESS, 2019, 7 : 133485 - 133495
  • [38] Test-retest reliability of the emotional enhancement of memory
    Schuemann, Dirk
    Joue, Gina
    Jordan, Pascal
    Bayer, Janine
    Sommer, Tobias
    MEMORY, 2020, 28 (01) : 49 - 59
  • [39] MEMORY SYSTEM RELIABILITY ENHANCEMENT BY MODULE SWAPPING.
    Cecchi, D.R.
    1600, (25):
  • [40] Mitigating bit flips or single event upsets in epilepsy neurostimulators
    Dong, Alice X.
    Gwinn, Ryder P.
    Warner, Nicole M.
    Caylor, Lisa M.
    Doherty, Michael J.
    EPILEPSY & BEHAVIOR CASE REPORTS, 2016, 5 : 72 - 74