A Memory Reliability Enhancement Technique for Multi Bit Upsets

被引:0
|
作者
Alexandre Chabot
Ihsen Alouani
Réda Nouacer
Smail Niar
机构
[1] Université Polytechnique Hauts-de-France,LAMIH, UMR CNRS
[2] CEA-LIST,IEMN, UMR CNRS
[3] Université Polytechnique Hauts-de-France,undefined
来源
关键词
Reliability; MBU; Fault injection; Memory;
D O I
暂无
中图分类号
学科分类号
摘要
Technological advances allow the production of increasingly complex electronic systems. Nevertheless, technology and voltage scaling increased dramatically the susceptibility of new devices not only to Single Bit Upsets (SBU), but also to Multiple Bit Upsets (MBU). In safety critical applications, it is mandatory to provide fault-tolerant systems, providing high reliability while meeting applications requirements. The problem of reliability is particularly expressed within the memory which represents more than 80 % of systems on chips. To tackle this problem we propose a new memory reliability techniques referred to as DPSR: Double Parity Single Redundancy. DPSR is designed to enhance computing systems resilience to SBU and MBU. Based on a thorough fault injection experiments, DPSR shows promising results; It detects and corrects more than 99.6 % of encountered MBU and has an average time overhead of less than 3 %.
引用
收藏
页码:439 / 459
页数:20
相关论文
共 50 条
  • [21] Error-Locality-Aware Linear Coding to Correct Multi-bit Upsets in SRAMs
    Shamshiri, Saeed
    Cheng, Kwang-Ting
    INTERNATIONAL TEST CONFERENCE 2010, 2010,
  • [22] Accelerated Bit Slicing Technique for In-Memory Computing Using Multi-Input Resistive Random Access Memory
    Sakhuja, Jayatika
    Joglekar, Radhika
    Lashkare, Sandip
    Ganguly, Udayan
    8TH IEEE ELECTRON DEVICES TECHNOLOGY & MANUFACTURING CONFERENCE, EDTM 2024, 2024, : 454 - 456
  • [23] Parallel Double Error Correcting Code Design to Mitigate Multi-Bit Upsets in SRAMs
    Naseer, Riaz
    Draper, Jeff
    ESSCIRC 2008: PROCEEDINGS OF THE 34TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2008, : 222 - 225
  • [24] Single-Event Upsets and Multiple-Bit Upsets on a 45 nm SOI SRAM
    Heidel, David F.
    Marshall, Paul W.
    Pellish, Jonathan A.
    Rodbell, Kenneth P.
    LaBel, Kenneth A.
    Schwank, James R.
    Rauch, Stewart E.
    Hakey, Mark C.
    Berg, Melanie D.
    Castaneda, Carlos M.
    Dodd, Paul E.
    Friendlich, Mark R.
    Phan, Anthony D.
    Seidleck, Christina M.
    Shaneyfelt, Marty R.
    Xapsos, Michael A.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2009, 56 (06) : 3499 - 3504
  • [25] Multi-bit organic ferroelectric memory
    Khikhlovskyi, Vsevolod
    Gorbunov, Andrey V.
    van Breemen, Albert J. J. M.
    Janssen, Rene A. J.
    Gelinck, Gerwin H.
    Kemerink, Martijn
    ORGANIC ELECTRONICS, 2013, 14 (12) : 3399 - 3405
  • [26] Design of High-Reliability Memory Cell to Mitigate Single Event Multiple Node Upsets
    Li, Hongchen
    Xiao, Liyi
    Qi, Chunhua
    Li, Jie
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2021, 68 (10) : 4170 - 4181
  • [27] Analysis of multiple bit upsets (MBU) in a CMOS SRAM
    Musseau, O
    Gardic, F
    Roche, P
    Corbiere, T
    Reed, RA
    Buchner, S
    McDonald, P
    Melinger, J
    Tran, L
    Campbell, AB
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1996, 43 (06) : 2879 - 2888
  • [28] Reliability Enhancement for Multi-level Cell NAND Flash Memory Using Error Asymmetry
    Duc-Phuc Nguyen
    Khoa Le Trung
    Ghaffari, Fakhreddine
    Declercq, David
    PROCEEDINGS OF 2019 25TH ASIA-PACIFIC CONFERENCE ON COMMUNICATIONS (APCC), 2019, : 502 - 506
  • [29] Memory Reliability for Cells with Strong Bit-Coupling Interference
    Mizrachi, Kfir
    Bloom, Ilan
    Cassuto, Yuval
    MEMSYS 2017: PROCEEDINGS OF THE INTERNATIONAL SYMPOSIUM ON MEMORY SYSTEMS, 2017, : 196 - 204
  • [30] Multiple upsets tolerance in SRAM memory
    Argyrides, Costas
    Zarandi, Hamid R.
    Pradhan, Dhiraj K.
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 365 - 368