A Memory Reliability Enhancement Technique for Multi Bit Upsets

被引:0
|
作者
Alexandre Chabot
Ihsen Alouani
Réda Nouacer
Smail Niar
机构
[1] Université Polytechnique Hauts-de-France,LAMIH, UMR CNRS
[2] CEA-LIST,IEMN, UMR CNRS
[3] Université Polytechnique Hauts-de-France,undefined
来源
关键词
Reliability; MBU; Fault injection; Memory;
D O I
暂无
中图分类号
学科分类号
摘要
Technological advances allow the production of increasingly complex electronic systems. Nevertheless, technology and voltage scaling increased dramatically the susceptibility of new devices not only to Single Bit Upsets (SBU), but also to Multiple Bit Upsets (MBU). In safety critical applications, it is mandatory to provide fault-tolerant systems, providing high reliability while meeting applications requirements. The problem of reliability is particularly expressed within the memory which represents more than 80 % of systems on chips. To tackle this problem we propose a new memory reliability techniques referred to as DPSR: Double Parity Single Redundancy. DPSR is designed to enhance computing systems resilience to SBU and MBU. Based on a thorough fault injection experiments, DPSR shows promising results; It detects and corrects more than 99.6 % of encountered MBU and has an average time overhead of less than 3 %.
引用
收藏
页码:439 / 459
页数:20
相关论文
共 50 条
  • [1] A Memory Reliability Enhancement Technique for Multi Bit Upsets
    Chabot, Alexandre
    Alouani, Ihsen
    Nouacer, Reda
    Niar, Smail
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2021, 93 (04): : 439 - 459
  • [2] A New Memory Reliability Technique For Multiple Bit Upsets Mitigation
    Chabot, Alexandre
    Alouani, Ihsen
    Niar, Smail
    Nouacer, Reda
    CF '19 - PROCEEDINGS OF THE 16TH ACM INTERNATIONAL CONFERENCE ON COMPUTING FRONTIERS, 2019, : 145 - 152
  • [3] Hybrid Hardware/Software Detection of Multi-Bit Upsets in Memory
    Thunig, Robin
    Borchert, Christoph
    Kober, Urs
    Schirmeier, Horst
    2024 54TH ANNUAL IEEE/IFIP INTERNATIONAL CONFERENCE ON DEPENDABLE SYSTEMS AND NETWORKS WORKSHOPS, DSN-W 2024, 2024, : 94 - 97
  • [4] MACAU: A Markov Model for Reliability Evaluations of Caches Under Single-bit and Multi-bit Upsets
    Suh, Jinho
    Annavaram, Murali
    Dubois, Michel
    2012 IEEE 18TH INTERNATIONAL SYMPOSIUM ON HIGH PERFORMANCE COMPUTER ARCHITECTURE (HPCA), 2012, : 3 - 14
  • [5] Reliability analysis of memories suffering multiple bit upsets
    Reviriego, Pedro
    Maestro, Juan Antonio
    Cervantes, Catalina
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2007, 7 (04) : 592 - 601
  • [6] Multi-bit upsets in 65nm SOISRAMS
    Cannon, Ethan H.
    Gordon, Michael S.
    Heidel, David F.
    Kleinsowski, A. J.
    Oldiges, Phil
    Rodbell, Kenneth P.
    Tang, Henry H. K.
    2008 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 46TH ANNUAL, 2008, : 195 - +
  • [7] Multi-Bit Upsets Vulnerability Analysis of Modern Microprocessors
    Chatzidimitriou, Athanasios
    Papadimitriou, George
    Gavanas, Christos
    Katsoridas, George
    Gizopoulos, Dimitris
    PROCEEDINGS OF THE 2019 IEEE INTERNATIONAL SYMPOSIUM ON WORKLOAD CHARACTERIZATION (IISWC 2019), 2019, : 119 - 130
  • [8] An efficient EDAC approach for handling multiple bit upsets in memory array
    Goerl, Roger C.
    Villa, Paulo R. C.
    Poehls, Leticia B.
    Bezerra, Eduardo A.
    Vargas, Fabian L.
    MICROELECTRONICS RELIABILITY, 2018, 88-90 : 214 - 218
  • [9] RELIABILITY AND SERVICEABILITY ENHANCEMENT FOR MULTI-BIT ARRAY CHIP STORAGE.
    Anon
    1600, (28):
  • [10] Modified Decimal Matrix Codes in FPGA Configuration Memory for Multiple Bit Upsets
    Ahilan, A.
    Deepa, P.
    2015 INTERNATIONAL CONFERENCE ON COMPUTER COMMUNICATION AND INFORMATICS (ICCCI), 2015,