Comparison of the scaling characteristics of nanoscale SOI N-channel multiple-gate MOSFETs

被引:0
|
作者
Aniket A. Breed
Kenneth P. Roenker
机构
[1] University of Cincinnati,Department of Electrical and Computer Engineering and Computer Science
关键词
Multiple-gate MOSFET; FinFET; TriGate; Omega-gate; Silicon-on-insulator;
D O I
暂无
中图分类号
学科分类号
摘要
As MOSFET scaling pushes channel lengths below 65 nm, device designs utilizing fully depleted silicon-on-insulator (SOI) technology and employing two or more gates are becoming increasingly attractive as a means to counteract short channel effects. The presence of multiple gates enhances the total control that the gate exercises on the channel region and the SOI technology allows for a significant reduction in the junction capacitance. In combination, these two factors result in devices that exhibit superior characteristics to the conventional planar MOSFET. This paper compares the variation in the switching performance of the three leading multi-gate MOSFET designs, namely the FinFET, TriGate, and Omega-gate. A 3-dimensional, commercial numerical device simulator is employed to investigate the device characteristics using a common set of material parameters, device physics models, and performance metrics. Examined initially are the short-channel effects including the subthreshold slope (S) and the drain-induced barrier lowering as the gate length is scaled down to 20 nm. Subsequently investigated and compared are the effects of scaling of the fin’s body width and height, the oxide thickness, and channel doping. The investigation reveals that the Omega-gate MOSFET shows the best scaling characteristics at a particular device dimension with the TriGate device showing the least variation in characteristics as device dimensions vary.
引用
收藏
页码:135 / 141
页数:6
相关论文
共 50 条
  • [21] Profiling and comparison of internal electrical environments of p and n-channel SOI MOSFETs.
    Mody, J
    Venkatachalam, A
    Rodrigues, O
    Jambulingam, S
    Ghosh, P
    2003 IEEE CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, 2003, : 259 - 262
  • [22] ANALYSIS OF DRAIN BREAKDOWN VOLTAGE IN SOI N-CHANNEL MOSFETS
    HAOND, M
    COLINGE, JP
    ELECTRONICS LETTERS, 1989, 25 (24) : 1640 - 1641
  • [23] Photon emission in deep submicrometre N-channel SOI MOSFETs
    Renn, SH
    Pelloie, JL
    Balestra, F
    ELECTRONICS LETTERS, 1997, 33 (12) : 1093 - 1094
  • [24] Substrate bias effect linked to parasitic series resistance in multiple-gate SOI MOSFETs
    Rudenko, Tamara
    Kilchytska, Valeria
    Collaert, Nadine
    Jurczak, Malgorzata
    Nazarov, Alexey
    Flandre, Denis
    IEEE ELECTRON DEVICE LETTERS, 2007, 28 (09) : 834 - 836
  • [25] Characterization of distribution of trap states in silicon-on-insulator layers by front-gate characteristics in n-channel SOI MOSFETs
    Kajiwara, Kenji
    Nakajima, Yoshikata
    Hanajiri, Tatsuro
    Toyabe, Toru
    Sugano, Takuo
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2008, 55 (07) : 1702 - 1707
  • [26] COMPARISON OF DRAIN STRUCTURES IN N-CHANNEL MOSFETS
    MIKOSHIBA, H
    HORIUCHI, T
    HAMANO, K
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1986, 33 (01) : 140 - 144
  • [27] A Review on Compact Modeling of Multiple-Gate MOSFETs
    Song, Jooyoung
    Yu, Bo
    Yuan, Yu
    Taur, Yuan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2009, 56 (08) : 1858 - 1869
  • [28] PARASITIC BIPOLAR GAIN IN FULLY DEPLETED N-CHANNEL SOI MOSFETS
    VERPLOEG, EP
    NGUYEN, CT
    WONG, SS
    PLUMMER, JD
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1994, 41 (06) : 970 - 977
  • [29] A reliable lifetime prediction in deep submicron N-channel SOI MOSFETs
    Renn, SH
    Pelloie, JL
    Balestra, F
    MICROELECTRONIC ENGINEERING, 1997, 36 (1-4) : 99 - 102
  • [30] Reliable lifetime prediction in deep submicron N-channel SOI MOSFETs
    Lab de Physique des Composants a, Semiconducteurs , Grenoble, France
    Microelectron Eng, 1-4 ([d]99-102):