Comparison of the scaling characteristics of nanoscale SOI N-channel multiple-gate MOSFETs

被引:0
|
作者
Aniket A. Breed
Kenneth P. Roenker
机构
[1] University of Cincinnati,Department of Electrical and Computer Engineering and Computer Science
关键词
Multiple-gate MOSFET; FinFET; TriGate; Omega-gate; Silicon-on-insulator;
D O I
暂无
中图分类号
学科分类号
摘要
As MOSFET scaling pushes channel lengths below 65 nm, device designs utilizing fully depleted silicon-on-insulator (SOI) technology and employing two or more gates are becoming increasingly attractive as a means to counteract short channel effects. The presence of multiple gates enhances the total control that the gate exercises on the channel region and the SOI technology allows for a significant reduction in the junction capacitance. In combination, these two factors result in devices that exhibit superior characteristics to the conventional planar MOSFET. This paper compares the variation in the switching performance of the three leading multi-gate MOSFET designs, namely the FinFET, TriGate, and Omega-gate. A 3-dimensional, commercial numerical device simulator is employed to investigate the device characteristics using a common set of material parameters, device physics models, and performance metrics. Examined initially are the short-channel effects including the subthreshold slope (S) and the drain-induced barrier lowering as the gate length is scaled down to 20 nm. Subsequently investigated and compared are the effects of scaling of the fin’s body width and height, the oxide thickness, and channel doping. The investigation reveals that the Omega-gate MOSFET shows the best scaling characteristics at a particular device dimension with the TriGate device showing the least variation in characteristics as device dimensions vary.
引用
收藏
页码:135 / 141
页数:6
相关论文
共 50 条
  • [11] DUAL-GATE OPERATION AND VOLUME INVERSION IN N-CHANNEL SOI MOSFETS
    VENKATESAN, S
    NEUDECK, GW
    PIERRET, RF
    IEEE ELECTRON DEVICE LETTERS, 1992, 13 (01) : 44 - 46
  • [12] ANOMALOUS SUBTHRESHOLD CURRENT VOLTAGE CHARACTERISTICS OF N-CHANNEL SOI MOSFETS
    FOSSUM, JG
    SUNDARESAN, R
    MATLOUBIAN, M
    IEEE ELECTRON DEVICE LETTERS, 1987, 8 (11) : 544 - 546
  • [13] DUAL-GATE OPERATION AND VOLUME INVERSION IN N-CHANNEL SOI MOSFETS - REPLY
    VENKATESAN, S
    PIERRET, RF
    NEUDECK, GW
    IEEE ELECTRON DEVICE LETTERS, 1992, 13 (12) : 659 - 660
  • [14] AN ANALYTICAL MODEL FOR SNAPBACK IN N-CHANNEL SOI MOSFETS
    HUANG, JST
    KUENG, JS
    FABIAN, T
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1991, 38 (09) : 2082 - 2091
  • [15] COMPARISON OF CHARACTERISTICS OF N-CHANNEL AND P-CHANNEL MOSFETS FOR VLSIS
    TAKEDA, E
    NAKAGOME, Y
    KUME, H
    SUZUKI, N
    ASAI, S
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1983, 30 (06) : 675 - 680
  • [16] A Comparative Study of Carrier Transport for Overlapped and Nonoverlapped Multiple-Gate SOI MOSFETs
    Lee, Wei
    Su, Pin
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2009, 8 (04) : 444 - 448
  • [17] A Unified Quantum Scaling length Model for Nanometer Multiple-gate MOSFETs
    Chiang, Te-Kuang
    Ko, Ying-Wen
    Lin, Yu-Hsuan
    Gao, Hong-Wun
    Wang, Yeong-Her
    2018 7TH IEEE INTERNATIONAL SYMPOSIUM ON NEXT-GENERATION ELECTRONICS (ISNE), 2018, : 277 - 280
  • [18] Compact Modeling of Multiple-Gate MOSFETs
    Taur, Yuan
    Song, Jooyoung
    Yu, Bo
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 258 - 261
  • [19] Compact Modeling of Multiple-Gate MOSFETs
    Taur, Yuan
    Song, Jooyoung
    Yu, Bo
    PROCEEDINGS OF THE IEEE 2008 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2008, : 257 - 264
  • [20] N-CHANNEL MOSFETS WITH WSI2 GATE
    MOHAMMADI, F
    SARASWAT, KC
    ELECTRON DEVICE LETTERS, 1981, 2 (02): : 24 - 25