A 900-MHz, 3.5-mW, 8-bit Pipelined Subranging ADC Combining Flash ADC and TDC

被引:16
|
作者
Ohhata, Kenichi [1 ]
Hayakawa, Daiki [1 ]
Sewaki, Kenji [1 ]
Imayanagida, Kento [1 ]
Ueno, Kouki [1 ]
Sonoda, Yuuki [1 ]
Muroya, Kenichiro [1 ]
机构
[1] Kagoshima Univ, Dept Elect & Elect Engn, Kagoshima 1-21-40, Kagoshima, Japan
关键词
Flash analog-to-digital converter (ADC); pipeline; subranging; time-based ADC (TB ADC); vernier time-to-digital converter (TDC);
D O I
10.1109/TVLSI.2018.2827943
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we propose a time-based analog-to-digital converter (ADC) architecture combining a flash ADC and vernier time-to-digital converter (TDC) to achieve both high speed and high resolution. The flash ADC and vernier TDC are pipelined to increase the conversion speed. A charge-steering amplifier is used for low-power residue transfer. A common level adjuster is added to the output stage of the charge-steering amplifier to stabilize the output common level against process, voltage, and temperature variation. Moreover, the vernier TDC using a dynamic delayer enables low-power operation. An 8-bit ADC test chip fabricated with 65-nm CMOS technology had a high sampling frequency (900 MHz) and low power consumption (3.5 mW). The figure of merit was 32 fJ/conversion step.
引用
收藏
页码:1777 / 1787
页数:11
相关论文
共 50 条
  • [41] An 8-bit 100-MS/s pipelined ADC without dedicated sample-and-hold amplifier
    张章
    袁宇丹
    郭亚炜
    程旭
    曾晓洋
    半导体学报, 2010, 31 (07) : 102 - 107
  • [42] An 8-bit 100-MS/s pipelined ADC without dedicated sample-and-hold amplifier
    Zhang Zhang
    Yuan Yudan
    Guo Yawei
    Cheng Xu
    Zeng Xiaoyang
    JOURNAL OF SEMICONDUCTORS, 2010, 31 (07)
  • [43] A 8-bit 140MS/s pipelined ADC using folded sample-and-hold stage
    Lee, Hwei-yu
    Liu, Shen-Iuan
    EDSSC: 2007 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, VOLS 1 AND 2, PROCEEDINGS, 2007, : 357 - +
  • [44] An 8bit 100MHz SAR ADC with 1.5bit Redundancy Method used in Pipelined Structure
    Ding, Xiaobing
    Zhao, Liang
    Yang, Jiaqi
    Lin, Fujiang
    PROCEEDINGS OF 2018 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS, TECHNOLOGIES AND APPLICATIONS (ICTA 2018), 2018, : 82 - 83
  • [45] A 1-V 690 μW 8-bit 200 MS/s Flash-SAR ADC with Pipelined Operation of Flash and SAR ADCs in 0.13 μm CMOS
    Eslami, Monireh
    Taherzadeh-Sani, Mohammad
    Nabki, Frederic
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 289 - 292
  • [46] An 800-MHz 8-bit High Speed SAR ADC in 16nm FinFET Process
    Okuno, Keisuke
    Obata, Koji
    Kato, Takumi
    Sushihara, Koji
    2017 IEEE INTERNATIONAL MEETING FOR FUTURE OF ELECTRON DEVICES, KANSAI (IMFEDK), 2017, : 24 - 25
  • [47] A 1.8 V 8-Bit Pipelined ADC With Integrated Folded Cascode Op-Amp in CMOS 180 nm
    Idros, Norhamizah
    Aziz, Zulfiqar Ali Abdul
    Rajendran, Jagadheswaran
    2020 IEEE ELECTRON DEVICES TECHNOLOGY AND MANUFACTURING CONFERENCE (EDTM 2020), 2020,
  • [48] A 0.5-V 8-bit 10-Ms/s pipelined ADC in 90-nm CMOS
    Shen, Junhua
    Kinget, Peter R.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (04) : 787 - 795
  • [49] An 8-bit 500MHz Two-Step ADC in 0.13-μm SiGe BiCMOS
    Chen, Po-Hsin
    Peckerar, Martin
    2009 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, PROCEEDINGS, 2009, : 245 - 248
  • [50] A 1.8v 8-bit 250MSample/s Nyquist-rate CMOS pipelined ADC
    Oh, TH
    Lee, HY
    Park, HJ
    Kim, JW
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1, PROCEEDINGS, 2004, : 9 - 12