A 900-MHz, 3.5-mW, 8-bit Pipelined Subranging ADC Combining Flash ADC and TDC

被引:16
|
作者
Ohhata, Kenichi [1 ]
Hayakawa, Daiki [1 ]
Sewaki, Kenji [1 ]
Imayanagida, Kento [1 ]
Ueno, Kouki [1 ]
Sonoda, Yuuki [1 ]
Muroya, Kenichiro [1 ]
机构
[1] Kagoshima Univ, Dept Elect & Elect Engn, Kagoshima 1-21-40, Kagoshima, Japan
关键词
Flash analog-to-digital converter (ADC); pipeline; subranging; time-based ADC (TB ADC); vernier time-to-digital converter (TDC);
D O I
10.1109/TVLSI.2018.2827943
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we propose a time-based analog-to-digital converter (ADC) architecture combining a flash ADC and vernier time-to-digital converter (TDC) to achieve both high speed and high resolution. The flash ADC and vernier TDC are pipelined to increase the conversion speed. A charge-steering amplifier is used for low-power residue transfer. A common level adjuster is added to the output stage of the charge-steering amplifier to stabilize the output common level against process, voltage, and temperature variation. Moreover, the vernier TDC using a dynamic delayer enables low-power operation. An 8-bit ADC test chip fabricated with 65-nm CMOS technology had a high sampling frequency (900 MHz) and low power consumption (3.5 mW). The figure of merit was 32 fJ/conversion step.
引用
收藏
页码:1777 / 1787
页数:11
相关论文
共 50 条
  • [31] A 8-bit 2Gs/s flash ADC in 0.18μm CMOS
    Li, Qizhang
    Li, Zheying
    2012 INTERNATIONAL WORKSHOP ON INFORMATION AND ELECTRONICS ENGINEERING, 2012, 29 : 693 - 698
  • [32] 0.5 NS RESOLUTION, 8-BIT TIME-TO-DIGITAL CONVERTER WITH FLASH ADC
    SOBCZYNSKI, C
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 1987, 256 (01): : 116 - 120
  • [33] An 8-Bit 4-GS/s 120-mW CMOS ADC
    Wei, Hegong
    Zhang, Peng
    Sahoo, Bibhu Datta
    Razavi, Behzad
    2013 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2013,
  • [34] An 8-bit Hybrid TDC/Single-Slope ADC with an Improved Continuous-Time Comparator
    Naghieh, Pedram
    Rahiminejad, Ehsan
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2022, 31 (01)
  • [35] AN 8-BIT 50-MHZ CMOS SUBRANGING A/D CONVERTER WITH PIPELINED WIDE-BAND S/H
    ISHIKAWA, M
    TSUKAHARA, T
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1989, 24 (06) : 1485 - 1491
  • [36] A 4-CHANNEL 200 MHZ 8 BIT FLASH ADC-FB
    PERNICKA, M
    SCHMID, S
    STEINIGER, H
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 1992, 315 (1-3): : 483 - 486
  • [37] An 8-bit 250MSPS CMOS pipelined ADC using open-loop architecture
    Koo, JH
    Kim, YJ
    Kim, SH
    Yun, WJ
    Lim, SI
    Kim, S
    PROCEEDINGS OF 2004 IEEE ASIA-PACIFIC CONFERENCE ON ADVANCED SYSTEM INTEGRATED CIRCUITS, 2004, : 94 - 97
  • [38] MDAC Design for an 8-bit 40 MS/s Pipelined ADC in a 0.18μm CMOS Process
    Dendouga, Abdelghani
    Oussalah, Slimane
    Lakhdar, Nacereddine
    Lakehal, Brahim
    2018 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND ELECTRICAL ENGINEERING (ICCEE), 2018, : 160 - 162
  • [39] A novel 8-bit 20-MS/s folded residue amplification based pipelined ADC
    Masoud Pashaeefar
    Shahin J. Ashtiani
    Analog Integrated Circuits and Signal Processing, 2014, 79 : 177 - 182
  • [40] A novel 8-bit 20-MS/s folded residue amplification based pipelined ADC
    Pashaeefar, Masoud
    Ashtiani, Shahin J.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2014, 79 (01) : 177 - 182