A 900-MHz, 3.5-mW, 8-bit Pipelined Subranging ADC Combining Flash ADC and TDC

被引:16
|
作者
Ohhata, Kenichi [1 ]
Hayakawa, Daiki [1 ]
Sewaki, Kenji [1 ]
Imayanagida, Kento [1 ]
Ueno, Kouki [1 ]
Sonoda, Yuuki [1 ]
Muroya, Kenichiro [1 ]
机构
[1] Kagoshima Univ, Dept Elect & Elect Engn, Kagoshima 1-21-40, Kagoshima, Japan
关键词
Flash analog-to-digital converter (ADC); pipeline; subranging; time-based ADC (TB ADC); vernier time-to-digital converter (TDC);
D O I
10.1109/TVLSI.2018.2827943
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we propose a time-based analog-to-digital converter (ADC) architecture combining a flash ADC and vernier time-to-digital converter (TDC) to achieve both high speed and high resolution. The flash ADC and vernier TDC are pipelined to increase the conversion speed. A charge-steering amplifier is used for low-power residue transfer. A common level adjuster is added to the output stage of the charge-steering amplifier to stabilize the output common level against process, voltage, and temperature variation. Moreover, the vernier TDC using a dynamic delayer enables low-power operation. An 8-bit ADC test chip fabricated with 65-nm CMOS technology had a high sampling frequency (900 MHz) and low power consumption (3.5 mW). The figure of merit was 32 fJ/conversion step.
引用
收藏
页码:1777 / 1787
页数:11
相关论文
共 50 条
  • [21] A 16-mW 8-Bit 1-GS/s Digital-Subranging ADC in 55-nm CMOS
    Chung, Yung-Hui
    Wu, Jieh-Tsorng
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (03) : 557 - 566
  • [22] An 8-bit 900MS/s Two-Step SAR ADC
    Huang, Po-Chao
    Hu, Yao-Sheng
    Tai, Hung-Yen
    Chen, Hsin-Shu
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 2898 - 2898
  • [23] 1-GHz, 17.5-mW, 8-bit Subranging ADC Using Offset-Cancelling Charge-Steering Amplifier
    Ohhata, Kenichi
    IEICE TRANSACTIONS ON ELECTRONICS, 2014, E97C (04) : 289 - 297
  • [24] A MULTI-MRAD HARDENED 8 BIT/20 MHZ FLASH ADC
    BAILLE, F
    BOREL, G
    COMMERE, B
    ROY, F
    DELMAS, C
    TERRIER, C
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1992, 39 (03) : 401 - 404
  • [25] A 1-GHz, 17.5-mW, 8-bit Subranging ADC Using Offset-Cancelling Charge-Steering Amplifier
    Ohhata, Kenichi
    Takase, Hiroyuki
    Tateno, Minehiko
    Arita, Mai
    Imakake, Naohiro
    Yonemitsu, Yuutou
    2012 IEEE ASIAN SOLID STATE CIRCUITS CONFERENCE (A-SSCC), 2012, : 149 - 152
  • [26] A 8-bit 300MHz Domino Based Successive Approximation Register ADC
    Kuo, Ko-Chi
    Chi, Hsiung-Yu
    2022 19TH INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2022, : 47 - 48
  • [27] Low Power 8-bit 200MSPS Time-Interleaved Pipelined ADC
    Song Jinghui
    Wang Zongmin
    Zhang Zhuo
    Zhou Liang
    WORLD CONGRESS ON ENGINEERING AND COMPUTER SCIENCE, WCECS 2011, VOL II, 2011, : 766 - 771
  • [28] An Asynchronous 8-bit 5 MS/s Pipelined ADC for Biomedical Sensor based Applications
    Kopparthy, Sivaram Prasad
    Makwana, Ishit
    Gupta, Anu
    2013 IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, COMPUTING AND COMMUNICATION TECHNOLOGIES, 2013,
  • [29] An 8-bit 1.5GS/s Subranging ADC with Level-Shift Operation and Calibration Techniques
    Yang, Chung-Ming
    Kuo, Tai-Haur
    2020 INTERNATIONAL SYMPOSIUM ON COMPUTER, CONSUMER AND CONTROL (IS3C 2020), 2021, : 232 - 235