Hardware Efficient and Low-Latency CA-SCL Decoder Based on Distributed Sorting

被引:0
|
作者
Liang, Xiao [1 ]
Yang, Junmei [1 ]
Zhang, Chuan [1 ]
Song, Wenqing [1 ]
You, Xiaohu [1 ]
机构
[1] Southeast Univ, Natl Mobile Commun Res Lab, Nanjing, Jiangsu, Peoples R China
基金
对外科技合作项目(国际科技项目);
关键词
Polar code; CA-SCL decoder; DS algorithm; folding; hardware efficiency; low latency; POLAR; CODES;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
For polar codes, cyclic redundancy check (CRC)aided successive cancellation list (CA-SCL) decoder has attracted increasing attention from both academia and industry. In this paper, a hardware efficient and low-latency CA-SCL polar decoder based on distributed sorting is first proposed. For path metric (PM) sorting of each level, a distributed sorting (DS) algorithm is proposed to reduce the comparison complexity from O (L-2) to O(L) (L denotes list size), together with the latency from kL(2) to kL (k is a coefficient independent of L). Employing folding technique, the N-bit folding polar decoder can be implemented based on the basic root N-bit polar decoder. In addition, pipelining technique is employed to refine the timing issue resulting from folding. The CRC is performed for 2L candidate paths serially to reduce hardware cost. According to demo of (1024, 512) code on Altera Stratix V FPGA, the proposed CA-SCL decoders with L = 2 and adjustable L = 2, 4 consume 9% and 50% board resources, respectively. Decoding latencies (in terms of clock cycles) are 2, 528 and 4, 064, respectively. For L = 2 and 4, we can achieve the frame error rate (FER) of 10(-2) at the signal noise ratio (SNR) of 2.36 dB and 2.06 dB, respectively. Compared with the floating point results, the performance degradation is negligible. Thus, the proposed design is suitable and adjustable for different real-life scenarios.
引用
收藏
页数:6
相关论文
共 50 条
  • [21] Distributed low-latency rendering for mobile AR
    Pasman, W
    Jansen, FW
    IEEE AND ACM INTERNATIONAL SYMPOSIUM ON AUGMENTED REALITY, PROCEEDINGS, 2001, : 107 - 113
  • [22] Low-Latency SCL Bit-Flipping Decoding of Polar Codes
    Zhang, Wei
    Wu, Xiaofu
    ICC 2023-IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS, 2023, : 132 - 135
  • [23] Towards the design of efficient and versatile cognitive robotic architecture based on distributed, low-latency working memory
    Carlos Garcia, Juan
    Bachiller, Pilar
    Bustos, Pablo
    Nunez, Pedro
    2022 IEEE INTERNATIONAL CONFERENCE ON AUTONOMOUS ROBOT SYSTEMS AND COMPETITIONS (ICARSC), 2022, : 9 - 14
  • [24] Low-Latency Hardware Architecture for Cipher-based Message Authentication Code
    Ben Dhaou, Imed
    Tuan Nguyen Gia
    Liljeberg, Pasi
    Tenhunen, Hannu
    2017 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2017, : 2206 - 2209
  • [25] A Low-Latency, Low-Area Hardware Oblivious RAM Controller
    Fletcher, Christopher W.
    Ren, Ling
    Kwon, Albert
    van Dijk, Marten
    Stefanov, Emil
    Serpanos, Dimitrios
    Devadas, Srinivas
    2015 IEEE 23RD ANNUAL INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES (FCCM), 2015, : 215 - 222
  • [26] An Efficient Low-Latency and High Throughput LED Cipher Architecture for IoT Security on a Hardware Platform
    Mahendra Shridhar Naik
    Desai Karanam Sreekantha
    Kanduri V. S. S. S. S. Sairam
    SN Computer Science, 5 (7)
  • [27] Design of a High-Throughput Low-Latency Extended Golay Decoder
    Zhang, Pengwei
    Lau, Francis C. M.
    Sham, Chiu-W
    2017 23RD ASIA-PACIFIC CONFERENCE ON COMMUNICATIONS (APCC): BRIDGING THE METROPOLITAN AND THE REMOTE, 2017, : 524 - 527
  • [28] A LOW-LATENCY SUCCESSIVE CANCELLATION HYBRID DECODER FOR CONVOLUTIONAL POLAR CODES
    Wang, Yu
    Qiu, Shikai
    Chen, Lirui
    Wang, Qinglin
    Zhang, Yang
    Liu, Gang
    Xing, Zuocheng
    2020 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, 2020, : 5105 - 5109
  • [29] Low-latency hardware-efficient memory-based design for large-order FIR digital filters
    Meher, Pramod Kumar
    2007 6TH INTERNATIONAL CONFERENCE ON INFORMATION, COMMUNICATIONS & SIGNAL PROCESSING, VOLS 1-4, 2007, : 1254 - 1257
  • [30] Low-latency Hardware Architecture for VDF Evaluation in Class Groups
    Zhu, Danyang
    Tian, Jing
    Li, Minghao
    Wang, Zhongfeng
    IEEE TRANSACTIONS ON COMPUTERS, 2023, 72 (06) : 1706 - 1717