Hardware Efficient and Low-Latency CA-SCL Decoder Based on Distributed Sorting

被引:0
|
作者
Liang, Xiao [1 ]
Yang, Junmei [1 ]
Zhang, Chuan [1 ]
Song, Wenqing [1 ]
You, Xiaohu [1 ]
机构
[1] Southeast Univ, Natl Mobile Commun Res Lab, Nanjing, Jiangsu, Peoples R China
基金
对外科技合作项目(国际科技项目);
关键词
Polar code; CA-SCL decoder; DS algorithm; folding; hardware efficiency; low latency; POLAR; CODES;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
For polar codes, cyclic redundancy check (CRC)aided successive cancellation list (CA-SCL) decoder has attracted increasing attention from both academia and industry. In this paper, a hardware efficient and low-latency CA-SCL polar decoder based on distributed sorting is first proposed. For path metric (PM) sorting of each level, a distributed sorting (DS) algorithm is proposed to reduce the comparison complexity from O (L-2) to O(L) (L denotes list size), together with the latency from kL(2) to kL (k is a coefficient independent of L). Employing folding technique, the N-bit folding polar decoder can be implemented based on the basic root N-bit polar decoder. In addition, pipelining technique is employed to refine the timing issue resulting from folding. The CRC is performed for 2L candidate paths serially to reduce hardware cost. According to demo of (1024, 512) code on Altera Stratix V FPGA, the proposed CA-SCL decoders with L = 2 and adjustable L = 2, 4 consume 9% and 50% board resources, respectively. Decoding latencies (in terms of clock cycles) are 2, 528 and 4, 064, respectively. For L = 2 and 4, we can achieve the frame error rate (FER) of 10(-2) at the signal noise ratio (SNR) of 2.36 dB and 2.06 dB, respectively. Compared with the floating point results, the performance degradation is negligible. Thus, the proposed design is suitable and adjustable for different real-life scenarios.
引用
收藏
页数:6
相关论文
共 50 条
  • [41] MELOPPR: Software/Hardware Co-design for Memory-efficient Low-latency Personalized PageRank
    Li, Lixiang
    Chen, Yao
    Zirnheld, Zacharie
    Li, Pan
    Hao, Cong
    2021 58TH ACM/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2021, : 601 - 606
  • [42] An Efficient Hardware Design for a Low-Latency Traffic Flow Prediction System Using an Online Neural Network
    Hanafy, Yasmin Adel
    Mashaly, Maggie
    Abd El Ghany, Mohamed A.
    ELECTRONICS, 2021, 10 (16)
  • [43] On the design of an energy-efficient low-latency integrated protocol for distributed mobile sensor networks
    Ruzzelli, AG
    Evers, L
    Dulman, S
    van Hoesel, LFW
    Havinga, PJM
    2004 INTERNATIONAL WORKSHOP ON WIRELESS AD-HOC NETWORKS, 2005, : 35 - 44
  • [44] A low-latency and bandwidth-efficient distributed optical burst switching architecture for metro ring
    Fumagalli, A
    Krishnamoorthy, P
    2003 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS, VOLS 1-5: NEW FRONTIERS IN TELECOMMUNICATIONS, 2003, : 1340 - 1344
  • [45] Low-Latency Segmented List-Pruning Software Polar List Decoder
    Shen, Yifei
    Li, Liping
    Yang, Junmei
    Tan, Xiaosi
    Zhang, Zaichen
    You, Xiaohu
    Zhang, Chuan
    IEEE TRANSACTIONS ON VEHICULAR TECHNOLOGY, 2020, 69 (04) : 3575 - 3589
  • [46] A Stage-Reduced Low-Latency Successive Cancellation Decoder for Polar Codes
    Liu, Xing
    Sha, Jin
    Zhang, Chuan
    Wang, Zhongfeng
    2015 IEEE INTERNATIONAL CONFERENCE ON DIGITAL SIGNAL PROCESSING (DSP), 2015, : 258 - 262
  • [47] Energy-efficient low-latency audio on android
    Balsini, Alessio
    Cucinotta, Tommaso
    Abeni, Luca
    Fernandes, Joel
    Burk, Phil
    Bellasi, Patrick
    Rasmussen, Morten
    JOURNAL OF SYSTEMS AND SOFTWARE, 2019, 152 : 182 - 195
  • [48] Reed-Solomon Decoder Based on a Modified ePIBMA for Low-Latency 100 Gbps Communication Systems
    Perrone, Gabriele
    Valls, Javier
    Torres, Vicente
    Garcia-Herrero, Francisco
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2019, 38 (04) : 1793 - 1810
  • [49] A Low-latency Carrier Phase Recovery Hardware for Coherent Optical Communication
    Lin, Liyu
    Wang, Kaihui
    Chen, Yun
    Yu, Jianjun
    Zeng, Xiaoyang
    2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22), 2022, : 2506 - 2510
  • [50] Low-latency histogram equalization for infrared image sequences: a hardware implementation
    Schatz, Volker
    JOURNAL OF REAL-TIME IMAGE PROCESSING, 2013, 8 (02) : 193 - 206