An Optimized Hardware Design for high speed 2D-DCT processor based on modified Loeffler architecture

被引:0
|
作者
Sadaghiani, AbdolVahab Khalili [1 ]
Ghanbari, Mohammed [1 ]
机构
[1] Univ Tehran, Sch Elect & Comp Engn, Tehran, Iran
关键词
2D-DCT transform; high speed architecture; 8*8 block; threshold; image compression; video compression; VHDL; ALGORITHM; DCT;
D O I
10.1109/iraniancee.2019.8786608
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Discrete Cosine Transform (DCT) has an important role in image compression. This paper presents a fast 2D-DCT architecture for hardware efficient embedded systems and power limited applications such as Internet of Things (IoT). The proposed design both from a structure point of view and operation reduction point of view has two headed approaches toward the problem of image and video compression. It includes a modified high speed architecture using an extra operational reducing technique. Reduction of operations occurs in two stages while computing 8 point DCT transform of the blocks. Defining the appropriate threshold for comparing DCT domain of two rows of an 8*8 block. Approximating DCT operations column-wise is the additional approach of the paper. The architecture is implemented on Xilinx Vivado 2018.2 with VHDL language on Artix-7 FPGA. 207 MHz clock frequency has achieved.
引用
收藏
页码:1476 / 1480
页数:5
相关论文
共 50 条
  • [41] Design of an optimized SRM control architecture based on a hardware/software partitioning
    Hilairet, Mickael
    Hannoun, Hala
    Marchand, Claude
    IECON: 2009 35TH ANNUAL CONFERENCE OF IEEE INDUSTRIAL ELECTRONICS, VOLS 1-6, 2009, : 3852 - +
  • [42] Random selection based GA optimization in 2D-DCT domain color image steganography
    Biswas, Rajib
    Bandyapadhay, Samir Kumar
    MULTIMEDIA TOOLS AND APPLICATIONS, 2020, 79 (11-12) : 7101 - 7120
  • [43] High Speed Area Optimized Hybrid DA Architecture for 2D-DTCWT
    Divakara, S. S.
    Patilkulkarni, Sudarshan
    Raj, Cyril Prasanna
    INTERNATIONAL JOURNAL OF IMAGE AND GRAPHICS, 2018, 18 (01)
  • [44] A Hardware Architecture Design for High-Speed Vessel Orientation Recognition
    Han, Dongjun
    Xu, Ming
    Wu, Yuhang
    Zhou, Fuhui
    IEEE ACCESS, 2024, 12 : 155287 - 155294
  • [45] A Performance Model of Fast 2D-DCT Parallel JPEG Encoding Using CUDA GPU and SMP-Architecture
    Shatnawi, Mohammed K. Ali
    Shatnawi, Hussein Ali
    2014 IEEE HIGH PERFORMANCE EXTREME COMPUTING CONFERENCE (HPEC), 2014,
  • [46] Low complexity and efficient architecture of 1D-DCT based Cordic-Loeffler for Wireless Endoscopy Capsule
    Jarray, N.
    Elhaji, M.
    Zitouni, A.
    2015 IEEE 12TH INTERNATIONAL MULTI-CONFERENCE ON SYSTEMS, SIGNALS & DEVICES (SSD), 2015,
  • [47] High throughput 2D DCT/IDCT processor for video coding
    Ruiz, GA
    Michell, JA
    Burón, AM
    2005 INTERNATIONAL CONFERENCE ON IMAGE PROCESSING (ICIP), VOLS 1-5, 2005, : 3521 - 3524
  • [48] Design of new DSP instructions and their hardware architecture for high-speed FFT
    Lee, JS
    Sunwoo, MH
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2003, 33 (03): : 247 - 254
  • [49] Design of new DSP iinstructions and their hardware architecture for high-speed FFT
    Lee, JS
    Jeon, YS
    Sunwoo, MH
    SIPS 2001: IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 2001, : 80 - 90
  • [50] Design of New DSP Instructions and Their Hardware Architecture for High-Speed FFT
    Jae Sung Lee
    Myung H. Sunwoo
    Journal of VLSI signal processing systems for signal, image and video technology, 2003, 33 : 247 - 254