An Optimized Hardware Design for high speed 2D-DCT processor based on modified Loeffler architecture

被引:0
|
作者
Sadaghiani, AbdolVahab Khalili [1 ]
Ghanbari, Mohammed [1 ]
机构
[1] Univ Tehran, Sch Elect & Comp Engn, Tehran, Iran
关键词
2D-DCT transform; high speed architecture; 8*8 block; threshold; image compression; video compression; VHDL; ALGORITHM; DCT;
D O I
10.1109/iraniancee.2019.8786608
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Discrete Cosine Transform (DCT) has an important role in image compression. This paper presents a fast 2D-DCT architecture for hardware efficient embedded systems and power limited applications such as Internet of Things (IoT). The proposed design both from a structure point of view and operation reduction point of view has two headed approaches toward the problem of image and video compression. It includes a modified high speed architecture using an extra operational reducing technique. Reduction of operations occurs in two stages while computing 8 point DCT transform of the blocks. Defining the appropriate threshold for comparing DCT domain of two rows of an 8*8 block. Approximating DCT operations column-wise is the additional approach of the paper. The architecture is implemented on Xilinx Vivado 2018.2 with VHDL language on Artix-7 FPGA. 207 MHz clock frequency has achieved.
引用
收藏
页码:1476 / 1480
页数:5
相关论文
共 50 条
  • [31] A low power design of 2D DCT/IDCT processor
    Li, Jing
    Shen, Bo
    Guti Dianzixue Yanjiu Yu Jinzhan/Research and Progress of Solid State Electronics, 2007, 27 (01): : 88 - 94
  • [32] Design and Implementation of a 118 MHz 2D DCT Processor
    Atani, Reza Ebrahimi
    Baboli, Mehdi
    Mirzakuchaki, Sattar
    Atani, Shahabaddin Ebrahimi
    Zamanlooy, Babak
    2008 IEEE INTERNATIONAL SYMPOSIUM ON INDUSTRIAL ELECTRONICS, VOLS 1-5, 2008, : 2311 - +
  • [33] Embedding color watermark image to color host image based on 2D-DCT
    Wang, Huanying
    Yuan, Zihan
    Chen, Siyu
    Su, Qingtang
    OPTIK, 2023, 274
  • [34] 2D-DCT Distance Based Face Recognition Using a Reduced Number of Coefficients
    Omaia, Derzu
    Poel, JanKees V. D.
    Batista, Leonardo V.
    2009 XXII BRAZILIAN SYMPOSIUM ON COMPUTER GRAPHICS AND IMAGE PROCESSING (SIBGRAPI 2009), 2009, : 291 - +
  • [35] Fast Classification of Handwritten Digits Using 2D-DCT Based Sparse PCA
    Ismailova, Darya
    Lu, Wu-Sheng
    2015 IEEE PACIFIC RIM CONFERENCE ON COMMUNICATIONS, COMPUTERS AND SIGNAL PROCESSING (PACRIM), 2015, : 131 - 135
  • [36] A robust video hash scheme based on 2D-DCT temporal maximum occurrence
    Chen, Qian
    Tian, Jun
    Yang, Lei
    Wu, Dapeng
    SECURITY AND COMMUNICATION NETWORKS, 2011, 4 (12) : 1369 - 1377
  • [37] Innovative Savonius rotors evolved by genetic algorithm based on 2D-DCT encoding
    Qianwei Zhou
    Zhang Xu
    Shengyong Cheng
    Yujiao Huang
    Jie Xiao
    Soft Computing, 2018, 22 : 8001 - 8010
  • [38] Software and Hardware Design Issues for Low Complexity High Performance Processor Architecture
    Masuda, Masashi
    Ben Abdallah, Abderazek
    Canedo, Arquimedes
    2009 INTERNATIONAL CONFERENCE ON PARALLEL PROCESSING WORKSHOPS (ICPPW 2009), 2009, : 558 - +
  • [39] Fast RNS-based 2D-DCT computation on field-programmable devices
    Fernández, PG
    García, A
    Ramírez, J
    Lloris, A
    2000 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 2000, : 365 - 373
  • [40] Random selection based GA optimization in 2D-DCT domain color image steganography
    Rajib Biswas
    Samir Kumar Bandyapadhay
    Multimedia Tools and Applications, 2020, 79 : 7101 - 7120