An Optimized Hardware Design for high speed 2D-DCT processor based on modified Loeffler architecture

被引:0
|
作者
Sadaghiani, AbdolVahab Khalili [1 ]
Ghanbari, Mohammed [1 ]
机构
[1] Univ Tehran, Sch Elect & Comp Engn, Tehran, Iran
关键词
2D-DCT transform; high speed architecture; 8*8 block; threshold; image compression; video compression; VHDL; ALGORITHM; DCT;
D O I
10.1109/iraniancee.2019.8786608
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Discrete Cosine Transform (DCT) has an important role in image compression. This paper presents a fast 2D-DCT architecture for hardware efficient embedded systems and power limited applications such as Internet of Things (IoT). The proposed design both from a structure point of view and operation reduction point of view has two headed approaches toward the problem of image and video compression. It includes a modified high speed architecture using an extra operational reducing technique. Reduction of operations occurs in two stages while computing 8 point DCT transform of the blocks. Defining the appropriate threshold for comparing DCT domain of two rows of an 8*8 block. Approximating DCT operations column-wise is the additional approach of the paper. The architecture is implemented on Xilinx Vivado 2018.2 with VHDL language on Artix-7 FPGA. 207 MHz clock frequency has achieved.
引用
收藏
页码:1476 / 1480
页数:5
相关论文
共 50 条
  • [21] Texture coding using 2D-DCT based on extension/interpolation (EI)
    Cho, SJ
    Kim, SD
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1997, E80A (04) : 789 - 794
  • [22] A pipelined fast 2D-DCT accelerator for FPGA-based SoCs
    Tumeo, Antonino
    Monchiero, Matteo
    Palermo, Gianluca
    Ferrandi, Fabrizio
    Sciuto, Donatella
    IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: EMERGING VLSI TECHNOLOGIES AND ARCHITECTURES, 2007, : 331 - +
  • [23] Design optimization of the quantization and a pipelined 2D-DCT for real-time applications
    Hatim, Anas
    Belkouch, Said
    El Aakif, Mohamed
    Hassani, Moha M'rabet
    Chabini, Noureddine
    MULTIMEDIA TOOLS AND APPLICATIONS, 2013, 67 (03) : 667 - 685
  • [24] An optimized multiplierless hardware design of fast 2-D DCT/IDCT for image/video coding
    El Aakif, Mohamed
    Belkouch, Said
    Hassani, Moha M'rabet
    JOURNAL OF ELECTRICAL SYSTEMS, 2014, 10 (01) : 78 - 92
  • [25] VLSI design of high-speed time-recursive 2-D DCT/IDCT processor for video applications
    Srinivasan, V
    Liu, KJR
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 1996, 6 (01) : 87 - 96
  • [26] Low Power and Area Efficient Approximate 2D-DCT Architecture for Wireless Capsule Endoscopy
    Solanki, Vaibhavi
    Kumar, Rahul Ranjan
    Ghagare, Praveen
    Darji, A. D.
    2022 35TH INTERNATIONAL CONFERENCE ON VLSI DESIGN (VLSID 2022) HELD CONCURRENTLY WITH 2022 21ST INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (ES 2022), 2022, : 222 - 227
  • [27] Design optimization of the quantization and a pipelined 2D-DCT for real-time applications
    Anas Hatim
    Said Belkouch
    Mohamed El Aakif
    Moha M’rabet Hassani
    Noureddine Chabini
    Multimedia Tools and Applications, 2013, 67 : 667 - 685
  • [28] Top-down design of a high speed DCT architecture and implementation
    Li, AT
    Rizkalla, ME
    Gundrum, HC
    40TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 1998, : 1229 - 1232
  • [29] Design and Analysis of A Novel High Speed Adder Based Hardware Efficient Discrete Cosine Transform (DCT)
    Kiran, K. Ravi
    Kumar, C. Ashok
    Kumar, M. Suresh
    2015 Fifth International Conference on Advances in Computing and Communications (ICACC), 2015, : 169 - 173
  • [30] Innovative Savonius rotors evolved by genetic algorithm based on 2D-DCT encoding
    Zhou, Qianwei
    Xu, Zhang
    Cheng, Shengyong
    Huang, Yujiao
    Xiao, Jie
    SOFT COMPUTING, 2018, 22 (23) : 8001 - 8010