Shallow trench isolation stress modification by optimal shallow trench isolation process for sub-65-nm low power complementary metal oxide semiconductor technology

被引:2
|
作者
Hu, Chan-Yuan [1 ,2 ]
Chen, Jone F. [1 ,2 ]
Chen, Shih-Chih [3 ]
Chang, Shoou-Jinn [1 ,2 ]
Wang, Shih-Ming [1 ,2 ]
机构
[1] Natl Cheng Kung Univ, Dept Elect Engn, Tainan 70101, Taiwan
[2] Natl Cheng Kung Univ, Inst Microelect, Ctr Micro Nano Sci & Technol, Adv Optoelect Technol Ctr, Tainan 70101, Taiwan
[3] Natl Yunlin Univ Sci & Technol, Dept Elect Engn, Touliu 640, Taiwan
来源
关键词
CMOS integrated circuits; compressive strength; isolation technology; leakage currents; low-power electronics; MOSFET; SRAM chips; DRAIN LEAKAGE CURRENT;
D O I
10.1116/1.3359612
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Shallow trench isolation (STI) induced mechanical stress affects the device behavior in the advanced complementary metal oxide semiconductor (CMOS) technology. This article presents how to use an optimal STI process to reduce transistor mismatch and leakage current induced standby current in static random access memory (SRAM). The STI induced mechanical stress affects the device behavior in the advanced CMOS technology. The optimized STI process can reduce junction and bulk leakage that occurs on the STI sidewall due to STI compressive stress enhancing boron diffusion and increasing junction electric field of STI sidewall resulting in band-to-band-tunneling (BTBT) degradation. An obvious decrease in BTBT occurs on STI edge sidewall that is observed by using the optimized STI process. Meanwhile, the optimized STI process has better length of diffusion effect. Moreover, the optimized STI process can improve the parasitic device at STI edge because of smaller divot. Since random fluctuation of channel dopant and process induced device mismatch are major considerations in SRAM cell, we examine STI sidewall boron dopant diffusion effect on SRAM due to BTBT increasing exponentially with increasing doping concentration in the P-well of negative metal oxide semiconductor field effect transistor. The mismatch of passing gate of SRAM and V-cc_min can also be improved by leakage reduction from the optimized STI process due to improved random dopant fluctuation.
引用
收藏
页码:391 / 397
页数:7
相关论文
共 50 条
  • [41] Novel shallow trench isolation process from viewpoint of total strain process design for 45 nm node devices and beyond
    Process Technology Development Division, Renesas Technology Corp., 4-1 Mizuhara, Itami, Hyogo 664-0005, Japan
    1600, 2152-2156 (April 2005):
  • [42] Novel shallow trench isolation process from viewpoint of total strain process design for 45 nm node devices and beyond
    Ishibashi, M
    Horita, K
    Sawada, M
    Kitazawa, M
    Igarashi, M
    Kuroi, T
    Eimori, T
    Kobayashi, K
    Inuishi, M
    Ohji, Y
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2005, 44 (4B): : 2152 - 2156
  • [43] Effect of liner oxide densification on stress-induced leakage current characteristics in shallow trench isolation processing
    Park, JH
    Shin, SW
    Park, SW
    Kong, YT
    Kim, DJ
    Suh, MS
    Lee, SC
    Kwak, NY
    Dong, CD
    Kim, DW
    Lee, GI
    Kwon, OJ
    Yang, HS
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 2003, 150 (07) : G359 - G364
  • [44] Reproducing subthreshold characteristics of metal-oxide-semiconductor field effect transistors under shallow trench isolation mechanical stress using a stress-dependent diffusion model
    Sheu, Yi-Ming
    Yang, Sheng-Jier
    Wang, Chih-Chiang
    Chang, Chih-Sheng
    Chen, Ming-Jer
    Liu, Sally
    Diaz, Carlos H.
    Japanese Journal of Applied Physics, Part 2: Letters, 2006, 45 (29-32):
  • [45] Shallow trench isolation for the 45-nm CMOS node and geometry dependence of STI stress on CMOS device performance
    Tilke, Armin T.
    Stapelmann, Chris
    Eller, Manfred
    Bach, Karl-Heinz
    Hampp, Roland
    Lindsay, Richard
    Conti, Richard
    Wille, William
    Jaiswal, Rakesh
    Galiano, Maria
    Jain, Alok
    IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2007, 20 (02) : 59 - 67
  • [46] A manufacturable shallow trench isolation process for 0.18μm and beyond-optimization, stress reduction and electrical performance
    Nouri, F
    Laparra, O
    Sur, H
    Tai, GC
    Pramanik, D
    Manley, M
    ASMC 98 PROCEEDINGS - 1998 IEEE/SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE AND WORKSHOP: THEME - SEMICONDUCTOR MANUFACTURING: MEETING THE CHALLENGES OF THE GLOBAL MARKETPLACE, 1998, : 413 - 418
  • [47] Reproducing subthreshold characteristics of metal-oxide-semiconductor field effect transistors under shallow trench isolation mechanical stress using a stress-dependent diffusion model
    Sheu, Yi-Ming
    Yang, Sheng-Jier
    Wang, Chih-Chiang
    Chang, Chih-Sheng
    Chen, Ming-Jer
    Liu, Sally
    Diaz, Carlos H.
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 2-LETTERS & EXPRESS LETTERS, 2006, 45 (29-32): : L849 - L851
  • [48] Characteristics of Sub-50 nm NAND Flash Devices with Various Self-Aligned Shallow Trench Isolation Depths
    Yan, Chin-Rung
    Chen, Jone F.
    Lee, Ya-Jui
    Huang, Wei-Shiang
    Huang, Meng-Ju
    Chen, Chih-Yuan
    Lin, Ying-Chia
    Chang, Kuei-Fen
    Chen, Huei-Haurng
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2013, 52 (11)
  • [49] Direct measurement of effects of shallow-trench isolation on carrier profiles in sub-50 nm N-MOSFETs
    Fukutome, H
    Momiyama, Y
    Tagawa, Y
    Kubo, T
    Aoyama, T
    Arimoto, H
    Nara, Y
    2005 Symposium on VLSI Technology, Digest of Technical Papers, 2005, : 140 - 141
  • [50] CNIOS shallow trench isolation. x-stress effect on channel width for 0.18um technology
    Tan, PBY
    Kordesch, AV
    Sidek, O
    2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 319 - 320